Alessandro Puddu
Fabrication and Characterization of Short-Channel Junctionless Nanowire Transistors.
Rel. Gianluca Piccinini, Artur Erbe. Politecnico di Torino, Corso di laurea magistrale in Ingegneria Elettronica (Electronic Engineering), 2024
|
|
PDF (Tesi_di_laurea)
- Tesi
Accesso limitato a: Solo utenti staff fino al 30 Aprile 2026 (data di embargo). Licenza: Creative Commons Attribution Non-commercial No Derivatives. Download (30MB) |
Abstract
With the unstoppable demand for smaller, faster, and more energy-efficient electronic devices, the semiconductor industry faces a critical challenge: the continued scaling of transistor dimensions to uphold Moore's Law. Nevertheless, the downscaling limitations of conventional planar transistors require the investigation of other device structures. Because of their excellent electrostatic control and intrinsic scalability, junctionless nanowire transistors (JNT) present a feasible solution and are highly desirable for use in next-generation electronics. Due to their reduced dimensions, the Si nanowires guarantee better controllability and increased sensitivity. The key factor that characterizes the JNTs is the absence of pn-junctions. This provides several benefits, such as an easier fabrication process since the devices do not require abrupt doping profiles within the nanowire channel.
In fact, the channel is now homogeneously doped
Relatori
Anno Accademico
Tipo di pubblicazione
Numero di pagine
Corso di laurea
Classe di laurea
Ente in cotutela
Aziende collaboratrici
URI
![]() |
Modifica (riservato agli operatori) |
