Pouyan Asgari
UVM-based functional verification of a high-performance memory controller IP with outstanding capability.
Rel. Mariagrazia Graziano, Fabrizio Riente. Politecnico di Torino, Corso di laurea magistrale in Ingegneria Elettronica (Electronic Engineering), 2024
Abstract
As the complexity of modern Integrated Circuits (ICs) grows, ensuring that these designs function as intended becomes increasingly challenging. Verification plays a crucial role in this process by detecting bugs early, when they are significantly less costly to fix. Traditional verification methodologies, such as manual simulations, have struggled to keep pace with the growing complexity of ICs, particularly in functional verification. To address these challenges, the Universal Verification Methodology (UVM) has emerged as a standardized framework, enabling scalable, modular, and reusable verification environments, thus overcoming many of the limitations of older approaches. This thesis presents the functional verification of a high-performance memory controller, a key component embedded in a hardware accelerator IP.
The Design Under Test (DUT) is highly configurable, capable of managing multiple concurrent access requests to static random-access memory (SRAM), organized in banks, through various ports, each following specific protocols with unique priorities
Relatori
Anno Accademico
Tipo di pubblicazione
Numero di pagine
Informazioni aggiuntive
Corso di laurea
Classe di laurea
Aziende collaboratrici
URI
![]() |
Modifica (riservato agli operatori) |
