Simone Esposto
RC simulations of advanced metallizations in integrated circuits.
Rel. Michele Goano, Marco Ernesto Vallone, Ivan Ciofi. Politecnico di Torino, Corso di laurea magistrale in Nanotechnologies For Icts (Nanotecnologie Per Le Ict), 2022
|
Preview |
PDF (Tesi_di_laurea)
- Tesi
Licenza: Creative Commons Attribution Non-commercial No Derivatives. Download (3MB) | Preview |
Abstract
In microelectronics, the front-end-of-line (FEOL) of integrated circuits has played a central role for many years, and research has pushed the performance well beyond expectations. However, the increase of the number of devices per unit area has put at serious disadvantage the back-end-of-line (BEOL), and this is undermining the performance of current/future technology nodes. More devices require more interconnects with tighter line-gap periods or pitch. Resistance and capacitance are both affected because of smaller and closer lines, and these are directly responsible for interconnect delay. In this work, an optimized resistance breakdown of a Power Delivery Network (PDN) is addressed to estimate the real impact of vias and lines on IR-drop.
Finally, the Air Gap scheme integration in local interconnects is analyzed in novel Semi-Damascene modules for capacitance improvements and, consequently, performance benefits.
Relatori
Anno Accademico
Tipo di pubblicazione
Numero di pagine
Corso di laurea
Classe di laurea
Ente in cotutela
Aziende collaboratrici
URI
![]() |
Modifica (riservato agli operatori) |
