## POLYTECHNIC UNIVERSITY OF TURIN

Master's Degree in Microelectronics





Master's Degree Thesis

## TITLE

Supervisors Prof. Marina MONDIN Prof. Guido MASERA Prof. Fereydoun DANESHGARAN Candidate

Taus ENRICO

October 2024

## Summary

The work presented in this thesis focuses on the design of a 24 GHz Frequency Modulated Continuous Wave (FMCW) radar system for precise target detection and localization in short to medium range distances. Realized with the ADF5901, ADF5904, and ADF4159 chipset, the proposed system takes advantage of the merits of FMCW radar, such as robustness against challenging environmental conditions and the ability to measure target distance and velocity. The modification, a delay line between the RF output and transmit antenna, finding its place in the radar architecture introduces an artificial delay, which should create the impression of a longer distance towards the target, proportionally raising the beat frequency, which is necessary for a better resolution of the FFT-based demodulation process. This approach greatly improves the system's range precision while still allowing the computational complexity to remain reasonable. The careful placement of the delay line at the transmitter side avoids degradation in the SNR, which is often experienced whenever such delays are applied at the receiving end. The thesis also discusses strengths and weaknesses of operating at the 24 GHz frequency. While it offers compact design with adequate range resolution, this frequency range represents a good balance between the lower-frequency radars with poor spatial resolution and the higher-frequency systems that are more complicated and expensive. A very effective compromise, the 24 GHz radar remains for applications involving short range where size and cost sensitivity are important.

Most of the work involves designing and implementing the receiver architecture. The system realizes signal conditioning, filtering, decimation, and FFT processing in SystemVerilog. This focuses on architectural parallelism and pipelining for peak performance of the design. Filtering is performed using a third-order Chebyshev filter for effective noise reduction with minimum signal compromise in integrity for demodulation.

The FPGA implementation is selected for flexibility and parallel processing capabilities, which are critical in handling high-speed streams of data emanating from the radar. The architecture incorporates a decimation strategy in its design to reduce computational load without sacrificing any aspects of signal fidelity. There is also a custom-designed square root module for efficiently computing the envelope of the signal.

These involved extensive simulations and real experiments to validate the system performance, which showed targets detectable within a few centimeters of resolution or even less. Results that meet the designed performance, in terms of precision, speed in processing, and efficiency as a whole, are demonstrated. This makes the radar suitable for applications in areas such as automotive safety and industrial automation.

This thesis, therefore, proposes a 24 GHz FMCW radar system, effectively incorporating improvements in range precision using delay line integration and efficient signal processing based on FPGA hardware. The system is able to solve such challenges as the balance between precision and complexity on one side, and cost on the other, while being easily adaptable to a wide variety of real-world sensing applications.

## Acknowledgements

ACKNOWLEDGMENTS

I would especially like to thank the Erasmus project for the necessary financial support that had enabled me to engage in this research.

I am grateful to my colleagues and friends, especially Gabriele, who have never stopped encouraging me and giving me much-needed feedback which helped me get better both with work and as a person.

I am particularly grateful to my supervisors, Prof. Marina Mondin, Prof. Guido Masera and Prof. Fereydoun DaneshGaran for expert guidance, constructive criticism, and unfailing support. Their mentorship has been highly instrumental in my passing through the complexities of the research at hand, and I feel really privileged to have had them as my advisors.

I would like to express my heartiest gratitude to my family: Mom and Dad, Barbara and Oscar, and my brother, Urio, for love, patience, and understanding throughout this process.

Last but not least, my greatest gratitude goes to my girlfriend Zoe. Without her, it would have been impossible to achieve this result in the same way. Her love and support have been what gave me the strength to endure every obstacle on my way. No words are enough to compensate for what you have done for me over these years, but I hope you are as happy as I am with our success.

I am indeed grateful to everyone who, in any way possible, assisted in putting this thesis together.

## **Table of Contents**

| Li       | st of | Tables                                            | VIII |
|----------|-------|---------------------------------------------------|------|
| Li       | st of | Figures                                           | IX   |
| A        | crony | ms                                                | XII  |
| 1        | Intr  | oduction and motivation                           | 1    |
|          | 1.1   | Importance of Localization                        | 1    |
|          | 1.2   |                                                   | 2    |
|          | 1.3   | FMCW RADAR                                        | 3    |
|          | 1.4   | These Factorins and Receiver Architectures        | 4    |
|          | 1.5   | Thesis Focus                                      | Э    |
| <b>2</b> | The   | RADAR board                                       | 6    |
|          | 2.1   | Introduction                                      | 6    |
|          | 2.2   | Key Components                                    | 7    |
|          |       | 2.2.1 ADF5901 - 24 GHz Transmitter $(TX)$         | 7    |
|          |       | 2.2.2 ADF5904 - 24 GHz Receiver $(RX)$            | 7    |
|          |       | 2.2.3 ADF4159 - PLL Frequency Synthesizer         | 8    |
|          | 2.3   | IO Interfaces and Connectivity                    | 8    |
|          | 2.4   | Strengths and Limitations of 24 GHz FMCW Radar    | 9    |
|          | 2.5   | System Modifications: Delay Line Implementation   | 9    |
|          |       | 2.5.1 Delay Line Overview                         | 10   |
|          |       | 2.5.2 Limitations and Trade-offs                  | 10   |
|          |       | 2.5.3 Conclusion on the Delay Line Implementation | 11   |
| 3        | Pro   | posed receiver                                    | 12   |
|          | 3.1   | Fast Fourier Transform (FFT)                      | 14   |
|          | 3.2   | Architecture derivation                           | 14   |
|          |       | 3.2.1 Filter choice                               | 14   |
|          |       | 3.2.2 Architecture parallelism and discretization | 16   |
|          |       |                                                   |      |

| 4  | Mic                        | roarchitecture and System Verilog implementation | 21 |  |  |  |  |  |  |  |  |
|----|----------------------------|--------------------------------------------------|----|--|--|--|--|--|--|--|--|
|    | 4.1                        | Mixing                                           | 21 |  |  |  |  |  |  |  |  |
|    | 4.2                        | Filter                                           | 22 |  |  |  |  |  |  |  |  |
|    |                            | 4.2.1 Final topology and pipelining              | 26 |  |  |  |  |  |  |  |  |
|    |                            | 4.2.2 Detailed implementation and parallelism    | 27 |  |  |  |  |  |  |  |  |
|    |                            | 4.2.3 Results and performances                   | 29 |  |  |  |  |  |  |  |  |
|    |                            | 4.2.4 System verilog implementation              | 30 |  |  |  |  |  |  |  |  |
|    | 4.3                        | Decimation                                       | 31 |  |  |  |  |  |  |  |  |
|    | 4.4                        | Unsigned conversion, square and square root      | 32 |  |  |  |  |  |  |  |  |
|    |                            | 4.4.1 Square root module                         | 32 |  |  |  |  |  |  |  |  |
|    |                            | 4.4.2 System verilog implementation              | 34 |  |  |  |  |  |  |  |  |
|    | 4.5                        | FFT                                              | 35 |  |  |  |  |  |  |  |  |
|    |                            | 4.5.1 Algorithm and general architecture         | 35 |  |  |  |  |  |  |  |  |
|    |                            | 4.5.2 Finite state machine and behaviour         | 36 |  |  |  |  |  |  |  |  |
| 5  | Syn                        | thesis and implementation                        | 40 |  |  |  |  |  |  |  |  |
| 6  | Results and conclusions 43 |                                                  |    |  |  |  |  |  |  |  |  |
| A  | A Matlab scripts 46        |                                                  |    |  |  |  |  |  |  |  |  |
| В  | <b>3 HDL</b> 65            |                                                  |    |  |  |  |  |  |  |  |  |
| Bi | bibliography 90            |                                                  |    |  |  |  |  |  |  |  |  |

## List of Tables

| 4.1 | a and b coefficients for the base filter                                                | 23 |
|-----|-----------------------------------------------------------------------------------------|----|
| 4.2 | a and b coefficients for the LKHD filter                                                | 23 |
| 4.3 | Proposed time-variant look-ahead filter coefficients                                    | 25 |
| 6.1 | Frequency estimate in the case of machine precision and the quan-<br>tized architecture | 44 |
| 6.2 | Frequency estimate in the case of machine precision and the quan-                       |    |
|     | tized architecture                                                                      | 44 |

# List of Figures

| $\begin{array}{c} 1.1 \\ 1.2 \end{array}$     | Example of trilateration with 3 or more satellites                                                                                                            | 2                                        |
|-----------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------|
| 1.3                                           | (in red) and the received one (in green) for a FMCW radar A Spartan®-7 SP701 FPGA                                                                             | $\frac{3}{5}$                            |
| 2.1<br>2.2<br>2.3                             | EV-RADAR-MMIC2 evaluation board                                                                                                                               | 6<br>10<br>11                            |
| 3.1<br>3.2<br>3.3<br>3.4<br>3.5<br>3.6<br>3.7 | Proposed block diagram of the full receiver                                                                                                                   | $12 \\ 15 \\ 16 \\ 17 \\ 18 \\ 19 \\ 20$ |
| 4.1<br>4.2<br>4.3                             | Direct form II filter topology                                                                                                                                | 22<br>30<br>31                           |
| $4.4 \\ 4.5$                                  | Square root module RTL representation $\dots \dots \dots \dots \dots \dots \dots$<br>Evolution of the signal in the module working with the $f_1$ transponder | 34                                       |
| $4.6 \\ 4.7$                                  | Signals          FSM diagram          FFT decimation in frequency scheme (for 16 samples)                                                                     | 35<br>37<br>39                           |
| $5.1 \\ 5.2$                                  | Implemented design       Enter Caption                                                                                                                        | 41<br>42                                 |

| 6.1 Fitti | ng curve | • |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  | 4 | 15 |
|-----------|----------|---|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|---|----|
|-----------|----------|---|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|---|----|

## Acronyms

#### $\mathbf{AI}$

artificial intelligence

#### FMCW

frequency modulated continous wave

#### $\mathbf{FFT}$

fast fourier transform

#### $\mathbf{SV}$

System Verilog

#### FPGA

field programmable gate array

#### $\mathbf{FSM}$

finite state machine

#### $\mathbf{FT}$

Fourier transform

### Chapter 1

## Introduction and motivation

#### **1.1** Importance of Localization

High-accuracy, low-cost localization has become a staple for many applications, from AR to robotics to navigation. Many of these require robust methods for finding the exact position of an object in any given environment, under even adverse conditions such as heavy clutter or low visibility. In the last few years, AR has witnessed great usage in various fields right from gaming to training personnel in different industrial sectors. For example, a precise location in a jet engine needs excellent localization capabilities while training a maintenance operator with AR. It is ability needed for enhanced precision in execution and minimizing chance of going wrong, hence safety, in the execution of such type of maintenance tasks.

Similarly, in robotics, precise localization is a prerequisite for performing independent tasks like autonomous navigation and manipulation of dynamic environments [1]. Precise self-localization will definitely allow robots to find their way through challenging settings, avoid collisions, and manipulate objects with high precision. That potential of this competency is particularly needed within applications like warehouse automation, where the robots should move goods efficiently without any collision, and within healthcare, where the robotic assistants have to safely navigate through hospital corridors.

The application of this precision is highly valuable to both outdoor and indoor[2] navigation systems, as it provides clear guidance while enhancing the user experience. Indoor navigation can be helpful for assisting users in big buildings such as airports, shopping malls, and hospitals. This includes GPS-type outdoor navigation systems, applicable within vehicles and for guiding pedestrians to desired destinations. Immediately after this process of localization becomes more accurate, such systems will be remarkably usable and very reliable.

#### **1.2** Trilateration

Indeed, one of the most common ways of localization is trilateration, which is based on obtaining range information from at least three radiofrequency receivers. Trilateration basically is an algorithm for finding where something is based upon its distance from known points. The basic system of equations for performing trilateration in 2D space is achieved through the distance formula:

$$(x - x_1)^2 + (y - y_1)^2 = d_1^2$$
(1.1)

$$(x - x_2)^2 + (y - y_2)^2 = d_2^2$$
(1.2)

$$(x - x_3)^2 + (y - y_3)^2 = d_3^2$$
(1.3)

where (x, y) is the position to be determined,  $(x_1, y_1)$ ,  $(x_2, y_2)$  and  $(x_3, y_3)$  are the positions of the receivers, and  $d_1$ ,  $d_2$  and  $d_3$  are the measured distances from the unknown position to each receiver. This can be further improved using an active target that produces a distinct return signal and thus allows for unambiguous identification of the target[3].

These become considerably more complex in three-dimensional space: threedimensional coordinates and distances. The principle is the same, though: through the solution of a system of equations derived from the measured distances, the exact position of the target is determined. Trilateration has many practical applications, starting with GPS technology, whereby the satellites are the known points and the receiver on the ground calculates its position based on its distance from these satellites.



Figure 1.1: Example of trilateration with 3 or more satellites

This technique remains pertinent, as recent publications continue to refine and advance it [4].

#### 1.3 FMCW RADAR

For deriving the range information, an FMCW RADAR is quite suitable. The FMCW RADAR sends out a signal that contains a frequency chirp, a signal whose frequency linearly increases over time. This signal is reflected from a target back to the RADAR with a time delay proportional to the distance of the target. The RADAR produces a beat frequency by mixing the transmitted signal with the received signal, this frequency is directly proportional to the distance between the RADAR and the target. The beat frequency can be defined as:

$$f_b = 2 \times \frac{R}{c} \times B \times T_c \tag{1.4}$$

where R is the range to the target, c denotes the light's speed, B is the bandwidth of the chirp and finally,  $T_c$  denotes the duration of the chirp. This linear dependence of the beat frequency on distance allows us to calculate the range to the target, which makes FMCW RADARs truly effective for localization tasks in almost all possible applications.

Particularly, FMCW RADAR has a very specific advantage with respect to areas that may render unusable optical systems, including areas that deal with bad lighting or obscurants such as fog, smoke, or dust. Whereas optical sensors rely on light, RADAR systems use radio waves, which can pass easily through obscurations and return consistent data about localization. In this respect, the application of FMCW RADAR in autonomous vehicles would be very effective, where these sensors would complement each other to maintain safe navigation in all weather conditions.



Figure 1.2: Frequency-time diagram of the relationship between a sent signal (in red) and the received one (in green) for a FMCW radar

#### 1.4 Hardware Platforms and Receiver Architectures

The implementation of FMCW RADAR systems can be optimized by choosing the right hardware platform. Field Programmable Gate Arrays (FPGAs) provide several advantages compared to microcontrollers and Application-Specific Integrated Circuits (ASICs). FPGAs are very flexible, for instance, parallel processing is possible which gives a large speedup in computations compared to the sequential processing of microcontrollers. This issue becomes important in real-time applications such as in RADAR signal processing, where delays should be minimized. Besides, FPGAs can be reprogrammed as required to provide a level of flexibility not offered by ASICs. Whereas ASICs may offer superior performance, with lower power consumption for particular tasks, during manufacture they become set in their function and therefore are not the platform of choice when rapid prototyping is required. Yet another important decision that must be made when designing the RADAR system is whether a fully analog, fully digital, or mixed analog/digital receiver architecture is to be used. Fully analog receiver, while potentially simpler and more power-efficient, suffers from its lack of flexibility and vulnerability to component variations and noise. A fully digital receiver, on the other hand, can offer much higher flexibility and accuracy but can also be much more complex and power-hungry, in particular for high-frequency signals whose processing calls for fast ADCs and intensive digital signal processing. An architecture for the mixed analog and digital receiver combines the strengths of both approaches. In particular, the analog front-end can carry out preliminary signal conditioning, filtering and amplification. Sparing the digital components from working at too high frequency. At the same time, the digital back-end can execute more sophisticated processing tasks, like demodulation and frequency analysis, very precisely with great flexibility. Which hardware platform and which receiver architecture are optimal depends upon the particular application. A mixed analog-digital architecture, for example, is likely to be preferred for portable or battery-operated devices where power consumption is a limiting factor.



Figure 1.3: A Spartan®-7 SP701 FPGA

#### 1.5 Thesis Focus

Within this general framework, this thesis focuses on the study, simulation, and implementation of a demodulator capable of recovering the bandpass signal generated in the downconverted RADAR signal by the active target in response to the RADAR chirp signal. The aim of the work was implementing, on an FPGA, an algorithm for data extraction from an FMCW RADAR signal in order to position targets with a high grade of precision. Looking from the perspective of target range, it can be calculated by using the demodulated received signal. The estimated beat frequency is thus obtained, and the target can then be precisely localized using the trilateration method. Further chapters will develop in detail the theory of this implementation, show simulation results, and explain how this system was implemented on an FPGA, where great advantages are enlisted for such an approach of a challenging application.

# Chapter 2 The RADAR board

#### 2.1 Introduction

The EV-RADAR-MMIC2 evaluation board chosen for this work is designed for frequency-modulated continuous-wave radar at a center frequency of 24 GHz. This evaluation board integrates an ADF5901 chip for signal generation, an ADF5904 chip for amplifying the signals, and an ADF4159 chip for further processing the signal. Every component on this board has its specific function in enabling radar functionality: generating, transmitting, and receiving high-frequency radar signals in one coherent framework. The board supports several IO connections for data communication, power supply, and external control, which makes it highly versatile in terms of experiments and development.



Figure 2.1: EV-RADAR-MMIC2 evaluation board

#### 2.2 Key Components

#### 2.2.1 ADF5901 - 24 GHz Transmitter (TX)

The AdF5901 is monolithic microwave integrated circuit able to generate high frequency signal upto 24GHz, it serves the TX functionality of the RADAR system. Its main components are a phased-locked loop, a voltage controlled oscillator and some power amplifiers.

- **PLL and VCO:** These components are responsible for generating the 24 GHz signal, which can be modulated as needed for FMCW radar operations. The PLL ensures that the signal is stable and locked to a reference frequency, while the VCO allows frequency modulation;
- **Power Amplifiers:** These amplifiers boost the generated RF signal to a level suitable for transmission, ensuring that the radar can cover the desired range;

#### TX IOs:

- **RF Output:** This is the primary output of the ADF5901, which delivers the modulated 24 GHz signal to the antenna;
- **Power Supply:** The ADF5901 requires a low-noise power supply, typically at 3.3 V.
- **Control IO:** These include SPI pins for configuring the PLL, VCO, and amplifiers;

#### 2.2.2 ADF5904 - 24 GHz Receiver (RX)

The ADF5904 is a highly integrated four-channel receiver (RX) used to downconvert the incoming 24 GHz radar signals to an IF for further processing. Each channel corresponds to a different receive antenna, thus enabling MIMO radar configurations.

- Low Noise Amplifiers (LNA): The ADF5904 contains low-noise amplifiers to enhance the weak received signal without introducing significant noise;
- Mixers: These are used to down-convert the high-frequency radar signal (24 GHz) to an intermediate frequency, which is easier to process in digital form;
- Analog Outputs: After down-conversion, the resulting IF signals are sent to the analog output pins for further digitization and processing;

**RX IOs:** 

- **RF Inputs:** These are connected to the radar's receiving antennas, capturing the reflected radar signals;
- **IF Outputs:** After down-conversion, the IF signals are output here, to be digitized by external ADCs;
- Power Supply: The ADF5904 operates on a 3.3 V power supply.
- **Control IO:** Similar to the ADF5901, the ADF5904 is configured via an SPI interface.

#### 2.2.3 ADF4159 - PLL Frequency Synthesizer

The ADF4159 is a PLL frequency synthesizer, which is basically responsible for controlling the frequency modulation of the signal to be transmitted. Being fractional-N, the synthesizer provides ultra-fine steps in frequency, hence suitable for FMCW radar. It ensures that the signal being transmitted is modulated accordingly to a linear chirp pattern necessary in FMCW range and velocity measurement systems.

#### ADF4159 IOs:

- **SPI Interface:** Used to configure the synthesizer's frequency, modulation parameters, and other settings;
- **Reference Input:** This is the reference clock input that determines the stability and accuracy of the PLL;
- Control Outputs: These control signals are sent to the ADF5901 and ADF5904 to coordinate the timing and modulation of the radar signals;

#### 2.3 IO Interfaces and Connectivity

The onboard evaluation board offers the following IO interfaces for configuration, data output, and signal routing:

- **SPI Interface:** The primary interface for controlling the ADF5901, ADF5904, and ADF4159 chips. All configuration including PLL settings and frequency modulation parameters, is done through this serial interface:
- **Power Inputs:** The board typically requires 3.3 V and 5 V power supplies to operate the different chips and components;
- Analog IF Outputs: After down-conversion by the ADF5904, the IF signals are output through analog pins, which are then digitized by external ADCs for further signal processing;

• **RF Connections:** The board has SMA connectors for both the RF output of the transmitter and the RF inputs of the receiver, which are connected to the antennas;

### 2.4 Strengths and Limitations of 24 GHz FMCW Radar

The 24 GHz frequency range is applied to automotive and industrial radar applications because it offers a good balance in the trade-offs between resolution, range, and penetration. This operation provides several advantages of compact antenna size via a relatively short wavelength of about 12.5 mm, hence providing smaller antennas, which are favorable for compact system designs. It also does a very good compromise between range and resolution: it allows detecting targets several hundred meters away, while still getting the resolution needed to tell objects a few meters apart. Additionally, 24 GHz has less atmospheric attenuation compared with high frequency modulations like 77 GHz; this means it will perform better in weather conditions. This does not mean that 24 GHz FMCW radar systems have no disadvantages. These include lower range resolution compared to higher frequencies, which might affect the ability to differentiate between closely spaced objects. The frequency around 24 GHz is also prone to interference due to its use in the operation of Wi-Fi and industrial devices. Lower frequencies normally translate to reduced Doppler resolution, which may affect the accuracy of measurements concerning velocity.

In conclusion the 24 GHz FMCW radar system presents a good compromise among performance, complexity, and cost for short-range radar applications. It has a compactness, good range resolution, and manageable levels of interference as its strong suits, making it versatile; though limitations such as reduced resolution compared to higher frequencies are manageable through careful system design.

#### 2.5 System Modifications: Delay Line Implementation

In this case, the radar was modified for our experimentation by adding an artificial delay line to the RF output of the transmitter. It should now introduce an artificial delay on the transmitted signal, making the object being detected appear further away. The main reason for this was to increase the beat frequency; that is, the frequency difference between the transmitted and received signals. This will turn out to improve the range resolution in our signal processing, in particular in the demodulator using an FFT-based approach, as it will be explained later.



Figure 2.2: The delay line used, an SMA 27Ghz Flexible Cable

#### 2.5.1 Delay Line Overview

An RF system's delay line is a module that introduces programmable amount of delay in the signal passing through it. In our implementation, we have placed this line of delay between the RF output of the transmitter (ADF5901) and the transmit antenna. This ensures that the signal that is transmitted is delayed before it reaches an object to mimic increased distance. Then, this time-delayed signal interacts with the environment and the reflections are collected by the receiver.

#### RF Output vs. Receiver End

We carefully placed the delay line between the ADF5901 and the transmit antenna on the RF output instead of doing it at the receiving end between the receiving antenna and the ADF5904. This was based on the following reason, the degradation of the received signal: in case the delay line is on the receiver side, this would further add noise and attenuation of a signal which has undergone reflections and scattering already. The received signal is generally weaker compared to the transmitted signal. Therefore, addition of the delay line at this stage may further degrade the SNR and thus dent the overall system performance.

#### 2.5.2 Limitations and Trade-offs

While the introduction of the delay line offered significant improvements in range precision and signal processing, there are some limitations and trade-offs associated with this approach:

- Noise Figure of the Delay Line: The first major concern is about the noise figure of the delay line. Every RF element generates a certain amount of noise and attenuation in the signal, and the delay line is no exception. Because we only introduced it at the RF output, we minimized the impact from putting the delay line; however, there is some degradation in the overall quality of the signal. This can lower the effective SNR, a very critical factor for maintaining accurate target detection, especially in low-power radar systems.
- **Insertion Loss:** The power of the transmitted signal is reduced by the insertion loss originating from the delay line. This in turn reduces the effective radar range since the strength of the transmitted signal is crucial for long distance detection. However, in our system targeting short-range detection of within a few meters, this insertion loss hardly impinged on the performance.
- **Complexity of Calibration:** Introducing a delay line also requires careful calibration to ensure that the system operates correctly. The added delay changes the radar's timing and frequency characteristics, and these must be accounted for in both the hardware setup and the signal processing algorithms.

#### 2.5.3 Conclusion on the Delay Line Implementation

In all, the introduction of a delay line in the transmitter path brought considerable gain in terms of increased beat frequency and, hence, range resolution in our FFT-based demodulation system. Although there are some disadvantages, like the noise figure and insertion loss brought in by the delay line, these were mitigated by placing the delay line at the RF output rather than the receiver end. This system remained highly effective for applications in short-range radar, reaching a good balance between complexity and cost with respect to performance.



Figure 2.3: Here is a photo of the whole set-up in a very close distance test, using the evaluation board and vivaldi wideband antennas, a book keeps the delay line in place

# Chapter 3 Proposed receiver

Following what has been said about the hardware and architecture choices in the previous paragraphs, an incoherent demodulation scheme has been chosen as it's simpler and more cost effective with respect to a coherent solution, in Figure 3.1 it's possible to see all the basic blocks needed to implement both the analog and digital portions of it.



Figure 3.1: Proposed block diagram of the full receiver

The scheme presents two digital paths because the objective is to use it to detect multiple objects, each of this objects has its transponder tuned to a different frequency which in turn modulates the FMCW radar signal, essentially the role of the transponders is to up-convert the two signals by a given frequency to separate the spectrum of the two mixed signals and also to separate them from the low frequency noise clutter.

As previously explained, the signal frequency has been modulated using a triangular wave in such a way that, if the delayed returning signal is mixed with the transmitted

signal, the intermediate frequency resulting from the frequency down-conversion is proportional to the target distance. The signal is then low-pass filtered and sampled at the frequency of 500kHz, the two transponders frequencies are f1=100kHz and f2=200kHz.

The frequency down-conversion is done already inside the evaluation board but there was still the need to sample the signal before going in the digital domain, to avoid aliasing an analog low-pass filter centered at the sampling frequency must also be present. After sampling we can digitally process the signal, the signal is mixed with the center frequency, which is f1 or f2, and then low-pass filtered below 2kHz, this frequency has been chosen since it would result in a distance of more than double of what we are interested in and it's a suitable worst case.

In order to mix the signal without the need to sync to the carrier's phase an incoherent demodulator that makes use of sine and cosine mixing is used. Starting from the signal DIN, it can be demonstrated that this is in the form:

$$DIN(t) = x_1(t)\cos(2\pi f_1 t + \theta_1) + x_2(t)\cos(2\pi f_2 t + \theta_2)$$
(3.1)

where

$$x_1(t) = \cos(2\pi f_{m1}t), \ x_2(t) = \cos(2\pi f_{m2}t) \tag{3.2}$$

If we now multiply for sine and cosine, following for example the upper path and discarding  $x_2(t)cos(2\pi f_2 t + \theta_0)$  since it will be filtered by the low-pass filter, we obtain:

$$sigMc = x_1(t)cos(2\pi f_1 t + \theta_1)cos(2\pi f_1 t + \phi_1)$$
(3.3)

$$sigMs = x_1(t)cos(2\pi f_1 t + \theta_1)sin(2\pi f_1 t + \phi_1)$$
(3.4)

Of course  $\phi_1$  is, in general, different from  $\theta_1$ . Then the signals are low-pass filter to obtain

$$sigFc = \frac{1}{2}x_1(t)cos(\theta_1 - \phi_1)$$
 (3.5)

$$sigFs = \frac{1}{2}x_1(t)sin(\theta_1 - \phi_1)$$
 (3.6)

We can now extract  $|x_1(t)|$  by summing the squares of this signals and taking the square root:

$$2\sqrt{sigFc^2 + sigFs^2} = |x_1(t)| \tag{3.7}$$

Once we have the modulus of the signal an FFT is used to decompose the signal into its frequency components and finally the bin with the highest absolute value is selected as modulation frequency (actually it's going to be double the frequency since it's a rectified signal).

#### 3.1 Fast Fourier Transform (FFT)

The Fast Fourier Transform (FFT) is an efficient algorithm for computing the Discrete Fourier Transform (DFT), reducing the computational complexity from  $O(N^2)$  to  $O(N \log N)$ . The DFT transforms a sequence of N time-domain samples x(n) into the frequency domain, defined by  $X(k) = \sum_{n=0}^{N-1} x(n) \cdot e^{-j\frac{2\pi kn}{N}}$ , where X(k) represents the frequency component at index k. The Cooley-Tukey FFT algorithm, the most commonly used, is based on a divide-and-conquer strategy that recursively splits the DFT into smaller DFTs. When N is a power of 2, the input sequence is divided into its even and odd indexed elements, which are separately processed as smaller DFTs of size N/2. This yields the relation  $X(k) = \text{DFT}_{N/2}(x(2n)) + W_N^k \cdot \text{DFT}_{N/2}(x(2n+1))$ , where  $W_N^k = e^{-j\frac{2\pi k}{N}}$  is the twiddle factor. This recursive process continues until the DFTs are reduced to size 2, which are trivial to compute. By reusing calculations across the recursive stages, the FFT achieves a much faster runtime of  $O(N \log N)$ , making it fundamental in various applications such as signal processing, communications, and radar systems.

#### 3.2 Architecture derivation

Just by looking at Figure 3.1 a lot of details are missing regarding each block both in terms of algorithm choice and parallelism. The next sections will gradually explain the whole architecture derivation starting from the main blocks and concepts but also covering every detail.

#### 3.2.1 Filter choice

Since the filter is the block where the architectural choices most impact on performance and behaviour of the system, I started defining the architecture by choosing a filter structure, considering the cutoff frequency to sample frequency ratio is very low  $\left(\frac{2kHz}{500kHz} = 0.004\right)$  this means that we need a very selective filter, so the only options are either a very long FIR, in the hundreds of taps range, or an IIR. The advantages of the first choice come in the form of a linear phase and a very straightforward structure that is easy to pipeline, while the advantages of the second choice are the greatly reduced area and complexity since a few taps are necessary; this is ultimately the reason that made me pick the IIR over the FIR. In order to simulate the entire receiving chain I started from high level MatLab scripts, first the function "signal\_generation.m" in Listing A.1 creates the input signal DIN, meaning the signal after the analog portion of the receiver in Figure 3.1, it consists of two sinusoidal signals at the frequency of 1kHz and 2kHz upconverted respectively by 100kHz and 200kHz, with a sampling frequency of 500kHz observed over the span of 5ms.

Once the input is defined I used the script "filter\_design.m" in Listing A.2 to describe each block of the system, namely: signal generation, mixing, low-pass filtering and envelope detection through the sum of the squares as previously mentioned, throughout the script another couple of functions are called: "plot\_sprectrum.m" in Listing A.3 which performs an FFT and plot the spectrum of the signal is used after each stage to ensure the correct frequency manipulations are performed and "lowpass\_filtering.m" is the script in which the type of filter is selected and some of its main characteristics plotted. Through this scripts I decided for a third order Butterworth filter, which has the advantage of the flattest in-band response[5], which means that if the received signal has a modulation frequency with a bit of deviation in time the gain won't change as much as for filters with lower ripple but less flat response like a Chebishev filter for example.

Looking at the plotted figures we are interested in the steepness of the frequency response (in Figure 3.2) which is more than enough considering the two biggest components we want to separate are the two signals which are 100kHz apart more or less, the cutoff frequency and stability of the filter are taken for granted since it's been designed with an internal MatLab function.



Figure 3.2: Third order Chebishev filter frequency response

If we run the whole script at the end we can take a look at the two outputs (sigF of Figure 3.1) which should look like rectified sinusoidal functions with frequency equal to 1kHz and 2kHz, respectively for the 100kHz and 200kHz modulating transponders. Here are the two outputs considering that 300 samples have been discarded due to the filter delay:



Figure 3.3: Extracted modulating functions

There's still a bit of distortion in the first peak because a trade-off between discarded samples and kept samples has been made at around 300 to ensure there's enough signal to work with when the target is very close and the frequency very low, other than that the two components are perfectly separated without the need of a bandpass filter after the analog portion of the receiver; whether the filter adequately suppresses white noise and clutter noise will be addressed later on with real data from the radar.

#### 3.2.2 Architecture parallelism and discretization

Since the filter is the only block in the receiver where the design choice highly influences behaviour and performance, for the moment we can postpone designing the other blocks and instead keeping them ideal but selecting the needed parallelism and discretization for the involved signals. Using the script "discretization\_test.m" in Listing A.5 four are the parameters to be chosen:

- How many bits to be used for the filter coefficients
- How many samples to throw away due to the filter delay
- How much we can decimate after lowpass filtering the signal in order to save computation time
- How much zeros to be added at the end of the signal in order to increase frequency resolution (padding the FFT)

Starting with the filter coefficients parallelism, using a loop I plotted the resulting frequency response for each choice of number of bits by using a round to nearest

scheme and a fixed point representation with the only exception of never selecting a coefficient to be exactly zero as that resulted in a wrong behaviour of the filter. The lowest number of bits that gave an acceptable transfer function is 22 as it's possible to see in Figure 3.4.



Figure 3.4: Third order quantized Chebishev filter frequency response

By looking at this figure where the frequency response for each quantized version of the filter is shown against the floating point reference design, it's clear that 22 is the minimum number of bits to be used, especially because it's the first filter with a good in-band slope and a unitary gain.

Moving onto the delay of the filter we can take a look at the filter impulse response and discard all the samples in the transient, in Figure 3.5 we can see that by choosing to discard 250 samples the transient is not over yet but it's a good compromise between avoiding it and discarding too much samples.



Figure 3.5: Third order quantized Chebishev filter frequency response

Furthermore from the extracted modulating functions we cannot see a clear transient distorting the waves, it's interesting to notice however that even if the filter has the flattest possible response it's still attenuating 3dB (in addition to the  $\frac{1}{2}$  coefficient present due to mixing as shown in Equation 3.5 and Equation 3.6) at the cutoff frequency of 2kHz as per definition and design, which is also the frequency of the modulating function for the 200kHz transponder, so the blue curve in the image has more attenuation than the orange.

To asses how much we can decimate I used an auxiliary script (Listing A.6) that uses an FFT to estimate the frequency of the functions in Figure 3.5 and measure the error as a function of the decimation factor, the result are in Figure 3.6, the relative error oscillates without raising too much until a decimation factor of 40 or even 50, which is a lot considering that  $f_s = 500kHz$  imples an equivalent sampling frequency after the decimation  $f_{s,eq} = 500kHz/50 = 10kHz$ , and the signal we want to express has maximum frequency equal to 2kHz (4kHz when rectified) so if we want to have around 10 samples/period we can choose a much more conservative decimation factor of 15.



Figure 3.6: Frequency estimate degradation with respect to decimation factor

The last parameter to set now is the FFT padding, running a similar test to the one just described we obtain the results in Figure 3.7, which shows that a good choice could be to have a total of  $2^{13} = 8192$  samples, considering that the signal, after being decimated, was 150 samples long this means that the signal has been padded with 8192 - 150 = 8042 zeros; at first this might seem unreasonable since we have a signal to padding ratio of about  $\frac{150}{8042} \simeq 2\%$ , this raises the question whether it would be possible to just reduce both the decimation factor and the padding and keep the same 8192 total samples but with an higher signal to padding ratio. That wouldn't work because if we take a look at the formula for the FFT frequency resolution in Equation 3.8 we notice that the sample frequency contributes to the resolution as much as the number of samples and we must remember that decimating implicitly lowers the sample frequency effectively increasing also the spacing between the zeros of the padding and making the resolution higher.

$$f_{res} = \frac{1}{t_{obs}} = \frac{f_s}{\# samples}$$
(3.8)  
19



Figure 3.7: Frequency estimate degradation with respect to total number of samples

### Chapter 4

# Microarchitecture and System Verilog implementation

#### 4.1 Mixing

There are several ways to realize a mixer and in particular to produce the needed sinusoidal signal, for example using a LUT or the cordic algorithm, for the specific case in Figure 3.1 we have a 500kHz sampling frequency and the mixing frequencies are  $f_1 = 100kHz$  and  $f_2 = 200kHz$ , that means that we have a sampling period of  $2\mu s$  and the mixing periods are  $T_1 = 10\mu s$  and  $T_2 = 5\mu s$  so that the least common multiple is  $10\mu s$  for both cases (5 samples), in other words we only need to produce 5 different values of sine and cosine at  $f_1$  and similarly at  $f_2$ . With these premises the best idea is probably a LUT since it's not worth it to implement a full cordic processor for only a few values.

Since the values coming from the ADC have a 14-bit parallelism I decided that having higher precision for the sinusoidal signals with respect to the incoming signal didn't make sense, then also the output of the mixers has a 14-bit parallelism achieved by simply discarding the LSBs from the multiplication; because of its simplicity I didn't produce a MatLab script to check the behaviour and performance of this module (but the overall design has been tested and will be discussed at the end).

Four System Verilog scripts have been produced, one for each sinusoidal signal, in Listing B.3 is reported the one for the cosine at  $f_1$ , it makes use of small LUT, a counter to address it (working as a very simple phase accumulator basically) and a multiplier to actually mix the input signal with the cosine. In the main script (Listing B.1) that represents the whole receiver the module has been instantiated four times, one for each mixing operation.

#### 4.2 Filter

Before implementing the filter using SV let's take a look at a possible topology and it's maximum speed with the current design choices. A common topology for an IIR filter to avoid using two buffers is the direct form II that, for a filter of third degree, looks like this:



Figure 4.1: Direct form II filter topology

This topology has the advantage of using only one buffer but the issue is the highlighted yellow loop, this loop sets the iteration bound of the filter at  $T_{\infty} = \frac{Tm+2Ta}{1}$ , where  $T_m$  and  $T_a$  are the multiplication and addition delays respectively, in other words no matter the universal technique that we are going to apply the critical path delay can't be less than  $T_{\infty}$ . If we want to implement the filter on a FPGA where we exploit a pre-existing block for the multiplication, which is by far the longest operation in a filter, we ideally want to be able to isolate the delay of the multiplier in order to complete a filter operation in a single clock cycle, to reach this goal the only way is to apply a non-universal technique such as the look-ahead, the idea is to remove the smallest loop of the filter in order to reduce the iteration bound down to  $T_{\infty} = \frac{Tm+3Ta}{2}$  which is actually less than Tm for any reasonable assumption on  $T_m$  and  $T_a$ .

If we apply this technique in its usual formulation, starting from the coefficients in Table 4.1, we obtain the coefficients in Table 4.2:

| Base topology  |            |            |            |            |  |  |  |  |  |  |  |  |
|----------------|------------|------------|------------|------------|--|--|--|--|--|--|--|--|
| a coefficients | 1          | -2.9497    | 2.9007     | -0.9510    |  |  |  |  |  |  |  |  |
| b coefficients | 1.9355e-06 | 5.8064e-06 | 5.8064e-06 | 1.9355e-06 |  |  |  |  |  |  |  |  |

Table 4.1: a and b coefficients for the base filter

| LKHD topology                            |            |             |            |            |            |  |  |  |  |  |  |  |
|------------------------------------------|------------|-------------|------------|------------|------------|--|--|--|--|--|--|--|
| a coefficients 1 0 -5.8002 7.6054 -2.805 |            |             |            |            |            |  |  |  |  |  |  |  |
| b coefficients                           | 1.9355e-06 | 1.1515e-0.5 | 2.2934e-05 | 1.9063e-06 | 5.7091e-06 |  |  |  |  |  |  |  |

Table 4.2: a and b coefficients for the LKHD filter

The objective of the algorithm is to remove the smallest loop by having the first feedback coefficient equal to 0, to achieve this a pole and a zero are added both at the numerator and the denominator so they cancel out each other and the same transfer function is achieved while having  $a_1 = 0$ . If we take a look at 4.2a it seems that the transfer function is indeed the same as before but if we look at the impulse response for this filter in 4.2b, it diverges.



This behaviour shouldn't be a surprise however, because the added pole and zero are computed in such a way to remove the need of the first feedback without imposing stability, if we want more freedom we have to keep increasing the degree of the topology until it's stable, the only problem is that the solutions are not unique as we increase the order by n so we need a more reliable way to tell which is the minimum necessary order and how to compute the solution in that case.

The literature has a lot of proposed methods to address this specific problem, for example in [6] they propose a time-variant periodic filter able to solve the
problem with a fixed increase in the filter order independently from how unstable the look-ahead topology turns out to be. Let's consider the LKHD filter with the coefficients in Table 4.2, if we compute the roots of the a vector or in other words the poles of the frequency response we obtain one pole p 0=-2.9497 whose absolute value is definitely greater than 1 and thus the filter is unstable, in the article they demonstrate that to compensate the unstable pole we need a filter of ceil(p 0)+1=4 degrees higher than the base form, making it of degree 7 while the proposed time-variant periodic solution is only 3 degrees higher making it of degree 6, as said before the method as a fixed degree increase of 3 (if we apply the look-ahead to remove only the first feedback) making it more or less efficient compared to simply increasing the complexity but keeping the filter time-invariant based on how far from 1 is the absolute value of the unstable pole, the more the pole is unstable the more convenient is the method compared to not using it. The procedure to get the time-variant periodic filter is quite heavy from a mathematical standpoint and I believe it to be of not much interest to this thesis to go into every detail of the computation, so I will simply summarize the scripts that were used and briefly comment what they achieve without repeating the paper's content:

- Listing A.7 is the main script calling all of the others and plotting results
- Listing A.8, Listing A.9, Listing A.10, Listing A.11 and Listing A.12 are used to better highlight some of the algebraic steps to compute the intermediate variables needed for the method
- Listing A.13 makes use of the symbolic toolbox within MatLab to place the poles
- "my\_impz.m" in Listing A.14 is a function very similar to the built in "impz" used to show the impulse response of a filter given its coefficients and the number of samples, with the added capability of evaluating time-variant filters

The obtained filter coefficients are in Table 4.3, this filter is a time-variant periodic filter with period=2. To characterize it it's possible to plot the frequency response for both odd and even samples as in 4.2c, the two responses are superimposed and equal to the base form; in addition I used my custom function to show that the impulse response does indeed converge (4.2d), as its supposed to do since the method comes up with filters that are stable by construction.

| for odd samples  |                |  |
|------------------|----------------|--|
| a coefficients   | b coefficients |  |
| 1                | 1.9355e-06     |  |
| 0                | 1.1515e-05     |  |
| 1.1007           | 3.6290e-05     |  |
| -12.7506         | 5.9132e-05     |  |
| 17.2126          | 4.5778e-05     |  |
| -6.5626          | -1.33562e-05   |  |
| 0                | 0              |  |
| for even samples |                |  |
| a coefficients   | b coefficients |  |
| 1                | 1.9355e-06     |  |
| 0                | 1.1515e-05     |  |
| -5.8002          | 2.2934e-05     |  |
| 7.3308           | 1.8531e-05     |  |
| -1.9951          | 4.11461e-06    |  |
| -0.7965          | -1.5944e-06    |  |
| 0.2611           | -5.3148e-07    |  |

 Table 4.3: Proposed time-variant look-ahead filter coefficients



Similarly to what has been done for the base topology we need to quantize the coefficients in order to be able to represent them using a fixed point representation, using the script in Listing A.15 I plotted one last time the frequency response (4.2e) and the impulse response (4.2f) for the filter with quantized coefficients, namely I chose to use 14 bits for the b coefficients and 32 for the a coefficients, this

is because the feedback proved to be the main source of error, moreover, to avoid wasting bits, the two set of coefficients are both integers but with a different scale factor since they have a very different range, as seen in Table 4.3  $|a_n| \in [1, 17.2126]$ while  $|b_n| \in [5.3148e - 07, 5.9132e - 05]$  (not counting coefficients that are exactly zero and have no issues being represented no matter what quantization is chosen).



For this choice of coefficients quantization we have almost the same frequency response with the exception of some frequencies where the attenuation was so huge that a small loss does not matter and at the same time the impulse response is very similar, in particular it's stable and converges in more or less the same number of samples.

### 4.2.1 Final topology and pipelining

In order to reach the maximum speed that the change in filter design enabled we need to make use of pipelining and retiming, before doing that one important note is that we can't exploit the direct form II for this filter because linearity and time-invariance are both prerequisites for that topology transformation, so we are going to use the direct form I in 4.2g and after some pipeling and retiming we can obtain the topology in 4.2h.



(g) Before pipelining and retiming

(h) After pipelining and retiming

Of course the coefficients are a function of n since the filter is time-variant, specifically they are a function of  $mod_2(n)$  since the period is equal to 2. After some retiming and pipelining we obtain  $T_{cp} = max\{5T_a, T_m\}$  which, based on my experience, should be about the same, maybe even slightly larger for the multiplication. If this is found to be unbalanced after synthesis another possible solution is to simply put a number of registers at the end of the block and exploit the retiming command of the tool itself, either way we obtained a critical path delay that is less than the initial  $T_{inf} = T_m + 3T_a$  and so better than any result we could have obtained without transforming the topology.

### 4.2.2 Detailed implementation and parallelism

Before writing any HDL 3 steps are still necessary:

- Define the parallelism for every signal in the circuit
- Round the excess bits coming from the multipliers
- Put at least one saturation block to avoid random spikes in the signal to deteriorate too much the filtering process result

Since I treated every number throughout the design as an integer whose scale factor changes accordingly to it's maximum worst case value, starting from the feed-forward path we have a 14 bits input coming from the mixing stage that gets multiplied by 14 bits coefficients making the result of the multiplications 27 bits or less because some of the b coefficients are below the maximum and will produce numbers with a foreseeable sign extension that can be simplified. In Listing A.16, from line 27 to 31, I used cumulative sums to asses the parallelism of all the signals after the feed-forward multiplications (vector B\_bits) and after the sums (vector Bsum\_bits) without removing LSBs for the moment, which makes sense since every coefficient is already quantized down to only have useful LSBs. The resulting parallelism from this calculations is in 4.2i, omitting the sign extension needed when an operator has two inputs with a different parallelism.

Once the feed-forward signal has been computed I decided that after this seven sums I could throw away some LSBs and since there's always a FFCS possible between the two sub-graphs that are connected with a single arrow I went for a somewhat sophisticated rounding scheme at the expense of complexity and delay, the latter is not a problem if the design is further pipelined as briefly mentioned, the rounding scheme is in Listing A.17 and simply implements a round half-up. With this module added I was able to remove 3 LSBs based on the final filter performance that I will show later when also the feed-back sub-graph is commented, in 4.2j it can be seen the filter including the said rounding.



(i) Feed-forward path parallelism

(j) Feed-forward path rounding

To asses the parallelism of the feed-back I tried to avoid sophisticated rounding schemes and simply opted to truncate the outputs of the multipliers, but before even doing that one problem must be addressed: the maximum value of the output is not known a priory, so I went with a pragmatic solution which consist in observing the amplitude of the extracted modulating functions when the receiver was really close to the transponder, in this way I can use cumulative sums as before to compute each node parallelism, from line 35 to 41 in Listing A.16, the result of this computations decides the number of MSBs while the LSBs are truncated based on the achieved performance of the filter as said before for the rounding. In 4.2k every parallelism is shown, after that in 4.2l I inserted a saturation block to ensure that, even during spurious transients, the filter never has an output with a bigger absolute value than the considered worst case for the output sinusoid.



(k) Feed-forward path parallelism

(1) Feed-forward path rounding

The output is finally truncated back to 14 bits since the precision needed for the feedback loop is not needed anymore.

A function has been written on MatLab (Listing A.18) to replicate this exact RTL design down to every bit handling for validation purposes.

### 4.2.3 Results and performances

With all this considerations in mind the said script in A.16 finally plots the impulse response to check that it is as close as possible to the reference one, the result is in Figure 4.2.



Figure 4.2: Impulse response comparison

The main difference is in the small offset apparent when the reference completely goes to zero and the quantized design doesn't. The main culprit for this behaviour is the truncation after the feed-back multiplications, if this offset is a problem one could truncate less at the expense of complexity or deploy a more robust rounding also in the feedbcak at the expense of complexity and potentially speed, for my intents and purposes this behaviour doesn't influence much the "quality" of the filtered signal as it will later be demonstrated.

### 4.2.4 System verilog implementation

The main script implementing the filter is the module in Listing B.2, it takes as inputs a signal "DIN" along with its valid signal "VIN", the clock "clk", an asynchronous active low reset "rst\_n" and the filter coefficients "a\_coefficients" and "b\_coefficients", since the filter has been tailored to a specific case it could be argued that it works only with the designed coefficients but I kept them as inputs for flexibility and generality. The filtered output is "VOUT" along its valid signal "VOUT", using these handshake signals makes it easier to orchestrate the whole architecture with an higher in hierarchy module that doesn't need to give and receive start signals itself but just connect each sub-module.

Here is a brief description of how the filter module is implemented without going into every small module instantiated:

- (lines 22 through 37) Two registers are instantiated for the output signal and valid
- (lines 44 through 56) Two shift registers are instantiade for the feed-back and feed-forward buffers

- (lines 58 through 64) A small 1-bit counter is instantiated to keep track of the periodicity of the filter, a "0" means even sample, a "1" means odd sample and so the right coefficients to use in the multiplications are selected accordingly
- (lines 66 through 93) 12 multipliers are instantiated using also a couple of generate to handle all the multiplications
- (lines 96 through 260) All of the additions and subtractions are made carefully handling the excess MSBs and LSBs
- (lines 262 through 269) A saturator is instantiated to avoid spurious temporary out of the dynamic behaviours

The filter module is then instantiated four times (to filter the four mixed signals) in the main system verilog module (Listing B.1) from line 16 to line 53.

### Validation

Using a simple testbench it's possible to test the functionality of this core component: as it's possible to see in Figure 4.3, DIN changes after a combinational delay following the rising edge of the clock so then the output y also switches, DOUT is y sampled. There's only a one clock delay between VIN and VOUT as expected since the system has no pipeline included in this testing phase.

The reset behviour looks correct as weel as the simple periodicity counter odd\_even. The values coming out of each of the four filters has been checked against the Matlab reference and proved to be correct.



**Figure 4.3:** Screenshot of the main signals evolution in the filter after the cosine mixing at  $f_1$ 

### 4.3 Decimation

As explained in detail in subsection 3.2.2, we can exploit the fact that the signal has been low-pass filtered by decimating it by a factor of 15, from line 131 through 193 of the main receiver module (Listing B.1), first a counter is initialized in order to send only one validation signal to the next block every 15 validation signals coming from the filter, then 5 registers are used to store the 4 mixed signal and the slower validation signal itself, this design choice allows for reduced complexity of the whole design both by increasing the FFT resolution as shown in Equation 3.8 and by making possible a serial implementation for the square root in which every signal takes 15 clock cycles to be square rooted.

### 4.4 Unsigned conversion, square and square root

Following the block diagram in Figure 3.1 after filtering we need to square the numbers, as I briefly mentioned before the output of the filter is 37-bit wide and gets cut down to 14 again by removing LSBs, I decided to use an unsigned representation from now on since after squaring it wouldn't make a difference anyway and we are able to save one more LSB with the same signal dynamic, in the main receiver script (Listing B.1) from line 197 through 219 four instances of a module called "SignedToUnsigned" are basically doing a modulus operation to convert from a 15-bits signed to a 14-bit unsigned number without losing precision, this modulus operation does not affect the overall behaviour since we are gonna square the numbers with simple multipliers from line 221 through 248, the results are kept at the full 28 bits to avoid losing precision.

### 4.4.1 Square root module

Since we now have a 28-bits wide signal and a decimation factor of 15 that means that we can use a fully serial algorithm to save area and consumption.

One such algorithm is for example present in [7], this article presents a way to calculate the square root of an N-bit number in N/2+1 clock cycles which is exactly what we need since we have a 28 bit signal and 15 clock cycles for every sample, the big advantage is definitely in terms of complexity: there are only 5 registers, 1 adder, 1 subtractor, 3 shifters, 5 logical OR modules, 1 comparator, and 1 multiplexer. Here is a pseudo-code of the algorithm:

- Start
- Prepare input data D (radicand), remainder R, square root Q (quotient), partial factor F, and bit-index i.
  - Initialize radicand with input data value
  - Set R = 0, Q = 0, F = 0, i = n, where n is the MSB bit-index of D.
- If the radicand has an odd number of digits:
  - Expand the radic and by adding a bit of "0" as MSB.
  - Then proceed to the next step.

Otherwise:

- Proceed to the next step.
- Divide the radicand into sub-groups, each consisting of 2 digits starting from the integer LSB.
- Begin calculations from the MSB sub-group to the LSB sub-group.
  - Treat the current sub-group as the current partial remainder.
  - -Rt = D[i:i-1], where t is the time index indicator.
- Compare the current partial remainder to the current partial factor  $(Ft \ll 1)|1$ .
  - If the current partial remainder is greater than or equal to the current partial factor:
    - \* Update  $Q; Q_{t+1} = (Q_t \ll 1)|1|$
    - \* Update F;  $F_{t+1} = ((F_t + F_t[0]) \ll 1)|1$
  - Otherwise:
    - \* Update  $Q; Q_{t+1} = (Q_t \ll 1)|0$
    - \* Update F;  $F_{t+1} = ((F_t + F_t[0]) \ll 1)|0$
- Subtract the partial remainder by the result of the factor multiplication:
  - Append the subtraction result with the next sub-group data of D in the LSB position of the partial remainder to update R.

$$-R_{t+1} = ((R_t - (F_t \times F_t[0])) \ll 2) |D[i-2:i-3]|$$

- Update the current indexes for the next iteration:
  - -t+1 is updated to t
  - -i-2 is updated to i
  - -i-3 is updated to i-1
- If the process is not complete:
  - Return to step 7 and repeat the process.

Otherwise:

- The latest Q value is the final square root.
- The latest R value is the final remainder.
- End

The method considers two bits at a time to achieve the N/2+1 speed mentioned before and computes quotient and remainder simultaneously, the extra clock cycle is to adjust the result similarly to a non restoring division.

### 4.4.2 System verilog implementation

Here is a possible RTL representation of the algorithm:



Figure 4.4: Square root module RTL representation

In Listing B.4 5 registers are instantiated according to the scheme in Figure 4.4, while for the combinational logic like the bit-wise OR operations and the mux an always comb block is used to manage everything at high level.

### Validation

Using a simple testbench it's possible to test the functionality of this core component: in Figure 4.5 it's possible to see that only one VOUT is produce every 15 clock

periods as expected from the serial implementation and decimation previously discussed, the same applies to the start signal; If we take the last value of Q before the second start we get 941 so that  $Q^2 = 885481$ , very close to the radicand which is D\_reg after the start signal gets sampled and it's equal to 886986.

The difference between these two numbers, equal to  $D\_reg - Q^2 = 886986 - 885481 =$  is cointained in the remainder register R at the end of the computation.



**Figure 4.5:** Evolution of the signal in the module working with the  $f_1$  transponder signals

### 4.5 FFT

### 4.5.1 Algorithm and general architecture

In subsection 3.2.2 we decided for a 8192 samples FFT but it's possible to exploit the fact the we are dealing with a real-valued input signal to halve the number of samples to 4096 at expense of a final conversion layer.

In [8], section 3.2, we can find the formulas to achieve the simplification.

First we need to halve the signal length by creating a new complex signal that stores half the samples in the imaginary portion of the signal:

$$x_{1}(n) = g(2n)$$

$$x_{2}(n) = g(2n+1)$$

$$x(n) = x_{1}(n) + jx_{2}(n)$$
(4.1)

Where g(n) is the original real-valued input signal and x(n) is the complex signal half the size of the original.

Then we can get  $G(k) = FT\{g(n)\}$  as:

$$G(k) = X(k)A(k) + X^*(N-k)B(k)$$
  
where N is half the length of g and  
$$A(k) = \frac{1}{2}(1-jW_{2N}^k) \text{ and } B(k) = \frac{1}{2}(1+jW_{2N}^k)$$
(4.2)

As previously mentioned the problem now is to evaluate X(k) which has half the samples so requires half the butterflies at each stage and one less stage, but there's

one more "stage" required to get back to G through Equation 4.2, so overall we exactly halved the complexity of the operation.

Since we have to process "only" 4096 samples, with modern FPGAs reaching clock speeds of hundred of MHz and an observation time of the signal of 5ms we can conclude that the best approach is probably to do a fully serial architecture since the time constraints aren't that aggressive and we would still achieve the full FFT operation in under the time required to capture a frame of the signal.

### 4.5.2 Finite state machine and behaviour

Using the MatLab script in Listing A.19 I implemented every block with a bit to bit correspondence to the real architecture to check performance and behaviour of the whole architecture, in particular I evaluated a minimum of 20 bits for the FFT internal signals to have high accuracy and recover the deterioration due to the right-shift of 2 positions for the first FFT stage and 1 position for the consecutive ones needed to keep the same parallelism for each stage even if the range is growing. Additionally I also observed the need for a signal conditioning block that amplifies the signal and makes it signed again to make sure that no matter the power of the input signal, so no matter the distance of the object, the FFT dynamic is fully utilised and there's no unnecessary discretization error. The resulting FSM is the following:



Figure 4.6: FSM diagram

Here's a summary of each state role:

- IDLE is the state the FSM is in while waiting for the first filtered sample, it's entered with the first global reset and exited once the first valid from the last stage arrives
- VALID1 and VALID2 are used to group two samples together as the real and imaginary part of a single sample as shown in Equation 4.1, in the main module of Listing B.1, from line 273 a shift register used to store the two samples is instantiated, then a counter called fill counter is used to count to 74 (75 including 0) to determine when all the 150 samples present after the decimation have all been put inside the RAM instantiated at line 370, the FSM itself is always controlling the RAM accesses and is instantiated at line

324, it also enables the counter when in VALID2 state.

The module for the RAM in Listing B.5 describes a memory with  $2^{12}$  40-bit locations to accommodate both the real and imaginary part of every sample in each location, additionally it has two ports both for writing and reading since the butterfly module operates on two inputs and gives two outputs.

- While the RAM was being filled a register and a comparator, instantiated from line 385 of Listing B.1 where used to find the biggest sample in order to decide the gain of the amplification, GAIN\_EST is a one-cycle state that simply counts the number of leading zeros of the biggest sample to later shift all the samples in the RAM by that value using a module instantiated at line 413 and a register to contain the gain value
- the AMPLIFY state then reads from the RAM all the samples, amplifies them, and puts the back into the RAM while also converting back to signed numbers by simply subtracting half of the dynamic to the unsigned samples coming from the square root, this state is basically the signal conditioning state
- the FFT state is where the butterfly module in Listing B.6 is used to realize a frequency decimated cooley-tukey algorithm, this module take as input two complex samples A and B from the RAM and one twiddle W factor from a ROM, the two outputs are the complex-valued A' and B':

$$A' = A + BW$$
  

$$B' = A - BW$$
(4.3)

The result is carried out in fixed point arithmetic and then rounded using the same half-up rounding module described previously. Then a right shift of one or two position is used to control the growing dynamic of numbers at each stage of the FFT, the number of right shifts is determined using the signal first\_stage which is equal to 1 only for the first stage.

An overall scheme of the whole FFT process (in the case of 16 samples) is shown in Figure 4.7, so there's still a problem to be faced, how to generate the addresses of the samples to feed the butterfly (and the twiddle factor address as well).

It's not hard to derive this three addresses using two counters, one for the 2048 butterfly operations (half of the sample number) and one for the 12 stages: in the main script Listing B.1 this two counters are FFT\_count (line 442) and FFT\_stage\_count (line 453), then an additional module called ing\_addr\_generator (line 463, Listing B.7) performs some simple masking and bitwise or operations on the two counters outputs to achieve the wanted behaviour of producing the three addresses.



Figure 4.7: FFT decimation in frequency scheme (for 16 samples)

Note that the last stage leaves the results out of order so in my architecture I directly save the results of the last stage in a different memory (to avoid overwriting locations with useful information) called auxiliary RAM, instantiated at line 552, all of this is handled directly by the FSM from line 174 to 214.

- the CONV state simply does what I already explained in detail, namely the operations in Equation 4.2 similarly managing the RAM and using two ROMs for the needed constants.
- the last state MAX searches for the biggest absolute value of every frequency sample, by simply finding the maximum between the sum of the squares of the real and imaginary parts of every bin, there's no need to actually implement an absolute value module (that would then require a square root again), the value of the bin and its number are both saved so that we have our answer on the biggest power frequency bin, which is gonna be the one determining the distance of the object.

### Chapter 5

# Synthesis and implementation

### Synthesis

The last step in the design is to chose an FPGA board to synthesize and implement the design.

Using Xilinx Vivado it's easy to create a project, add all the HDL files and hit "run Synthesis" but I had an issue with the RAM memory since I designed it with an asynchronous read mode that it's possible only if distributed RAM is used on the board, but this kind of RAM realized with LUTs even if very fast and flexible has a big limitation in terms of how much of it is on the board so I decided to use the more standard block RAM which there is plenty of in any modern FPGA and run it at double the frequency of the rest of the circuit in a way to achieve two reads in the first half of a clock cycle and two writes in the second half.

If we add a memory wrapper between this RAM and the rest of the circuit it can be used as if the read was asynchronous and that allowed me to avoid modifying the entire design. I chose as target board a Spartan 7 SP701 (Figure 1.3) since it's a the lower end of performance, price and area and it's more suitable to my application.

### Implementation

I chose as strategy "performance with retiming" for the reasons explained in the filter section and after some simple lines of code to set the clock constraint I got this result:



Synthesis and implementation

Figure 5.1: Implemented design

basically I let the tool do the technology mapping and routing and got the result in Figure 5.1, checking hardware utilization in Figure 5.2: I am using only 6% of clock buffers, 15% of IO, 8% of block RAM, less than 1% of flip flop and LUT base RAM and 8% of LUT. The only hardware component that approaches an high utilization is the DSP block, utilized for the multipliers and adders.



Figure 5.2: Enter Caption

Since the project mainly elaborates signals it's perfectly reasonable to achieve high utilization on the block that can add and multiply, so I'd say the choice of the board is right and gets utilized to its potential.

The speed achieved with this design is of about 50MHz for the memories and 25MHz for the remaining circuits, this is definitely possible to improve by a factor of 2/3 but the main concern for me is the delay, looking at previous simulations the computation take about 30000 clock cycles, so the delay comes out to be D = 30000/25MHz = 1.2ms that is perfectly accetable with an observation time of 5ms, we even have time to handle multiple radars or different kind of operation in the remaining 4ms. The total on-chip power comes out to be about 0.2W which is indeed a low power consumption.

### Chapter 6

### **Results and conclusions**

The script Listing A.20 will be used as a reference and basically follows the block diagram in Figure 3.1 implementing everything as in the SV but without truncations, saturations, roundings and with a floating point representation, in other words it follows the architecture limitations in terms of decimation and padding selection but with machine precision calculations; the output of this script will be compared to the output of the aforementioned script in Listing A.19 which follows the architecture bit by bit.

To asses the precision of the system we can keep the target still and measure multiple times its distance, ideally the system should return the same value of the distance every time, that means that the FFT shows the main peak always at the same frequency, in Table 6.1 we can see that that's exactly the case for the machine precision script, the output is always 1416.02Hz, while the quantized structure shows a small fluctuation around 1370Hz, namely we have a standard deviation of 0Hz in the machine precision case and 7.05Hz in the other case, this deviation is less than 1% of the mean of the values; the difference in values between 1416.02Hz and the mean of the second column which is 1371.3Hz is not necessarily concerning if we see it as a systematic error that can be compensated with a proper calibration.

| Results and conclusions |                            |                       |  |
|-------------------------|----------------------------|-----------------------|--|
|                         |                            |                       |  |
| Frame number            | Machine precision estimate | Architecture estimate |  |
| 1                       | 1416.02Hz                  | 1375.33Hz             |  |
| 2                       | 1416.02Hz                  | $1375.33 \mathrm{Hz}$ |  |
| 3                       | 1416.02Hz                  | $1375.33 \mathrm{Hz}$ |  |
| 4                       | $1416.02 \mathrm{Hz}$      | $1359.05 \mathrm{Hz}$ |  |
| 5                       | $1416.02 \mathrm{Hz}$      | $1371.26 \mathrm{Hz}$ |  |

**Table 6.1:** Frequency estimate in the case of machine precision and the quantized architecture

Here is another measurement with the object at a smaller distance:

| Frame number | Machine precision estimate | Architecture estimate |
|--------------|----------------------------|-----------------------|
| 1            | 1106.77Hz                  | $1070.15 \mathrm{Hz}$ |
| 2            | 1106.77 Hz                 | $1070.15 \mathrm{Hz}$ |
| 3            | 1106.77 Hz                 | $1070.15 \mathrm{Hz}$ |
| 4            | 1106.77 Hz                 | $1057.94 \mathrm{Hz}$ |
| 5            | $1106.77 \mathrm{Hz}$      | $1070.15 \mathrm{Hz}$ |

 Table 6.2: Frequency estimate in the case of machine precision and the quantized architecture

Again we can notice there's a different mean value between the two measurements and the standard deviation is 0Hz for the machine precision case while it's a few Hz (5.46Hz) in the quantized architecture.

Since both estimate appear to be stable but the fixed point implementation has an offset and possibly also a gain error, it's important to wonder if it can predict the distance correctly by compensating the two systematic errors.

In Figure 6.1 the result with the fixed point arithmetic are plotted on the x-axis against the results of the floating point arithmetic in order to use a linear fitting to to compensate gain and offset errors by finding a linear relationship between the two estimates: the fitting function is

$$y = 1.017x + 20.73\tag{6.1}$$

Finally we can check if the model correctly compensate the errors and can reach high precision for future measurements that haven't been considered in the fitting.



Figure 6.1: Fitting curve

For example, putting the target a bit closer, we obtain 878.906Hz with the floating point reference architecture and 842.285Hz in the fixed point case, using Equation 6.1 the compensated value is *compensated* = *uncompensated*  $\cdot$  1.017 + 20.73 = 877.3338Hz which is within 2% of the reference value and it's in the same order of magnitude of the standard deviation itself, doing the same calculations with other distances gives similar results with errors always below 2%. Alternatively, the compensation step could be skipped altogether if we realize that the system still needs a calibration either way, meaning that once implemented on the real radar board, we should use a look-up table or fitting between the output frequency and the distance itself rather than a reference output frequency, that's because even if they are mathematically linked with a deterministic and known formula the real world non-linearities can't be enclosed in a formula. In conclusion, it has been developed a system

- able to reject clutter noise very well to the point of having 0Hz of standard deviation between frames (with floating point arithmetic at least)
- with a standard deviation smaller than 1% of the mean value even when highly optimized using a cheaper fixed point arithmetic and an error below 2%
- able to detect two (or more) objects at the same time

## Appendix A Matlab scripts

Listing A.1: signal\_generation.m

```
function [signal]=signal_generation(fs, t_obs)
    1
   2
                \operatorname{rng}(1);
   3
    4
                t = 0:1/fs:t_obs;
    5
               f_100k=1000;
   7
                signal_100k=sin(2*pi*100*10^3*t+2*pi*rand).*sin(2*pi*f_100k*t+2*pi*rand).*sin(2*pi*f_100k*t+2*pi*rand).*sin(2*pi*f_100k*t+2*pi*rand).*sin(2*pi*f_100k*t+2*pi*rand).*sin(2*pi*f_100k*t+2*pi*rand).*sin(2*pi*f_100k*t+2*pi*rand).*sin(2*pi*f_100k*t+2*pi*rand).*sin(2*pi*f_100k*t+2*pi*rand).*sin(2*pi*f_100k*t+2*pi*rand).*sin(2*pi*f_100k*t+2*pi*rand).*sin(2*pi*f_100k*t+2*pi*rand).*sin(2*pi*f_100k*t+2*pi*rand).*sin(2*pi*f_100k*t+2*pi*rand).*sin(2*pi*f_100k*t+2*pi*rand).*sin(2*pi*f_100k*t+2*pi*rand).*sin(2*pi*f_100k*t+2*pi*rand).*sin(2*pi*f_100k*t+2*pi*rand).*sin(2*pi*f_100k*t+2*pi*rand).*sin(2*pi*f_100k*t+2*pi*rand).*sin(2*pi*f_100k*t+2*pi*rand).*sin(2*pi*f_100k*t+2*pi*rand).*sin(2*pi*f_100k*t+2*pi*rand).*sin(2*pi*f_100k*t+2*pi*rand).*sin(2*pi*f_100k*t+2*pi*rand).*sin(2*pi*f_100k*t+2*pi*rand).*sin(2*pi*f_100k*t+2*pi*rand).*sin(2*pi*f_100k*t+2*pi*rand).*sin(2*pi*f_100k*t+2*pi*rand).*sin(2*pi*f_100k*t+2*pi*rand).*sin(2*pi*f_100k*t+2*pi*rand).*sin(2*pi*f_100k*t+2*pi*rand).*sin(2*pi*f_100k*t+2*pi*rand).*sin(2*pi*f_100k*t+2*pi*rand).*sin(2*pi*f_100k*t+2*pi*rand).*sin(2*pi*f_100k*t+2*pi*rand).*sin(2*pi*f_100k*t+2*pi*rand).*sin(2*pi*f_100k*t+2*pi*rand).*sin(2*pi*f_100k*t+2*pi*rand).*sin(2*pi*f_100k*t+2*pi*rand).*sin(2*pi*f_100k*t+2*pi*rand).*sin(2*pi*f_100k*t+2*pi*rand).*sin(2*pi*f_100k*t+2*pi*rand).*sin(2*pi*f_100k*t+2*pi*rand).*sin(2*pi*f_100k*t+2*pi*rand).*sin(2*pi*f_100k*t+2*pi*rand).*sin(2*pi*f_100k*t+2*pi*rand).*sin(2*pi*f_100k*t+2*pi*rand).*sin(2*pi*f_100k*t+2*pi*rand).*sin(2*pi*f_100k*t+2*pi*rand).*sin(2*pi*f_100k*t+2*pi*rand).*sin(2*pi*f_100k*t+2*pi*rand).*sin(2*pi*f_100k*t+2*pi*rand).*sin(2*pi*f_100k*t+2*pi*rand).*sin(2*pi*f_100k*t+2*pi*rand).*sin(2*pi*f_100k*t+2*pi*rand).*sin(2*pi*f_100k*t+2*pi*rand).*sin(2*pi*f_100k*t+2*pi*rand).*sin(2*pi*f_100k*t+2*pi*rand).*sin(2*pi*f_100k*t+2*pi*rand).*sin(2*pi*f_100k*t+2*pi*rand).*sin(2*pi*f_100k*t+2*pi*rand).*sin(2*pi*f_100k*t+2*pi*f_100k*t+2*pi*f_100k*t+2*pi*f_100k*t+2*pi*f_100k*t+2*pi*f_100k*t+2*pi*f_100k*t+2*pi*f_100k*t+2*pi*f_100k*t+2*pi*f_100k*t+2*pi*f_100k*t+2*pi*f_100k*
    8
                                          rand);
   C
10 f 200k = 2000;
11 signal_200k=sin(2*pi*200*10^3*t+2*pi*rand).*sin(2*pi*f_200k*t+2*pi*
                                          rand);
12
                signal=signal_100k+signal_200k;
13
14
               end
15
```

### Listing A.2: filter\_design.m

```
1 clc

2 clear

3 close all

4

5 set(0, 'DefaultFigureWindowStyle', 'docked');

6

7 % Generate ideal signal

8 fs=500*10^3;

9 t_obs=5*10^-3;

10 signal=signal_generation(fs, t_obs);

11
```

```
12 % Plot input signal spectrum
13 plot_spectrum(signal, fs)
14
15 % Mixing
_{16} % Mixing @100kHz
17 f0 = 100 * 10^3;
18 | t=0:1/fs:t_obs;
19 |\operatorname{cosine\_100k=cos}(2*\operatorname{pi}*f0*t); \% \text{ cosine carrier}
20 sine 100k=sin(2*pi*f0*t); % sine carrier
21 sigMc 100k=signal.*(cosine 100k); % cosine mixing
22 sigMs 100k=signal.*(sine 100k); % sine mixing
23 plot_spectrum(sigMc_100k, fs)
  plot_spectrum(sigMs_100k, fs)
24
25
26 % Mixing @200kHz
f_{27} f0 = 200 * 10^3;
_{28} cosine 200k=cos(2*pi*f0*t); % cosine carrier
29 | \text{sine} 200 \text{k} = \sin(2 \text{sin}(3 \text{ sine} \text{ carrier})); \% \text{ sine} \text{ carrier}
30 sigMc_200k=signal.*(cosine_200k); % cosine mixing
31 sigMs_200k=signal.*(sine_200k); % sine mixing
32 plot_spectrum(sigMc_200k, fs)
33 plot_spectrum(sigMs_200k, fs)
34
35 % Low-pass filtering
36 % Low-pass filtering the signal @100kHz
_{37} f_cut=2*10^3;
38 order=3;
39 group_delay=300;
  sigFc_100k=lowpass_filtering(f_cut,fs,order,sigMc_100k);
40
41 sigFc 100k=sigFc 100k(group delay:end);
42
43 | sigFs_100k=lowpass_filtering(f_cut, fs, order, sigMs_100k);
44 sigFs_100k=sigFs_100k(group_delay:end);
45
46 % Low-pass filtering the signal @200kHz
_{47} f_cut=2*10^3;
_{48} order=3;
49 sigFc_200k=lowpass_filtering(f_cut,fs,order,sigMc_200k);
<sup>50</sup> sigFc_200k=sigFc_200k(group_delay:end);
51
<sup>52</sup> sigFs 200k=lowpass filtering (f cut, fs, order, sigMs 200k);
<sup>53</sup> sigFs_200k=sigFs_200k (group_delay:end);
54
55 % Envelope detection
56 % Envelope @100kHz
| sigF_{100k} = sqrt (sigFc_{100k} .^2 + sigFs_{100k} .^2);
58 figure
<sup>59</sup> plot (sigF_100k)
60
```

```
61 plot_spectrum(sigF_100k, fs)
62
63 % Envelope @200kHz
64 sigF_200k=sqrt(sigFc_200k.^2+sigFs_200k.^2);
65 figure
66 plot(sigF_200k)
67
68 plot_spectrum(sigF_200k, fs)
```

### Listing A.3: plot\_spectrum.m

```
function plot_spectrum(signal, fs)
1
2
  Ns=length(signal);
3
4
  if mod(Ns, 2) == 0
5
       f_range = linspace(-0.5*fs, 0.5*fs-fs/Ns, Ns)';
6
  else
7
       f_range = linspace(-0.5*fs, 0.5*fs, Ns)';
8
9
  end
11 Signal=fftshift(fft(signal));
12 figure
<sup>13</sup> plot (f_range, 20 * \log(abs(Signal)));
14 title (inputname(1), 'Interpreter', 'none');
  \operatorname{end}
16
```

### Listing A.4: lowpass\_filtering.m

```
function [filtered_signal]=lowpass_filtering(f_cut, fs, order, signal)
1
2
 %filter definition
3
  [b,a] = butter(order, f\_cut/(fs/2));
4
5
6 \% [b,a] = cheby1 (order, 1, f_cut / (fs / 2));
7
8 % plotting filter characteristics
9 figure;
10 [H, f] = freqz(b, a, length(signal), fs);
11 | plot (f, 20*log (abs(H)))
12 figure
_{13} plot (f, angle (H))
14 figure
15 grpdelay (b, a, 10^4, fs)
16
17 filtered_signal=filter(b,a, signal);
  save ("h", "a", "b")
18
  end
19
```

Listing A.5: discretization test.m

```
clc
1
  clear
2
  close all
3
4
  set(0, 'DefaultFigureWindowStyle', 'docked');
5
6
  \% Filter bits selection
7
  n_bit_filter=15:22; % candidate number of bits
8
9
11 N=length(n_bit_filter);
12 fs = 500 \times 10^3;
13
14 transfer_function=figure;
15
  hold on
<sup>16</sup> colororder (create color gradient (N));
17
  for i=1:N
18
19
       figure(transfer_function)
20
      evaluate_filter(n_bit_filter(i)); % quantize filter with the
21
      given number of bits
      load ("qh.mat")
22
       [H, f] = freqz(b, a, 10^{6}, fs);
23
       plot(f, 20*log10(abs(H)), LineWidth=1.5)
24
25
  end
26
27
  load("h.mat") % load floating point filter design
28
29
30 figure (transfer_function)
_{31} [H, f] = freqz (b, a, 10^6, fs);
32 plot(f, 20*log10(abs(H)), '---', "Color", "red") % plot floating point
       transfer function as reference
33 legend ("15 bits", "16 bits", "", "", "", "", "21 bits", "22 bits", "
      fp reference")
34
  n_bit_filter=22; % chose by looking at the transfer functions
35
  evaluate_filter(n_bit_filter); % quantize one more time with the
36
      selected number of bits
37 load ( " qh . mat " )
38 figure;
[H, f] = freqz(b, a, 10^6, fs);
_{40} plot(f, 20*log10(abs(H))) % plot transfer function of the quantized
      filter
41 figure
42 plot(f, angle(H)) % plot phase w.r.t frequency
43 figure
```

```
44 grpdelay (b,a,10<sup>4</sup>, fs) % plot group delay w.r.t frequency
45
  %% Group delay selection
46
47
48
  figure
49 impz(b,a)
50 xline (250, "r")
51
_{52} gd = 250;
[sigF 100k, sigF 200k] = evaluate gd(gd);
54 figure
55 hold on
  plot((251:2251+250)/(2251+250)*(5*10^{-3}), sigF_{200k})
56
  plot((251:2251+250)/(2251+250)*(5*10^{-3}),sigF_{100k})
57
58 xlabel ("t/s")
59 ylabel ("Amplitude")
60 title ("sigF\_100k and sigF\_200k")
61 legend ("200kHz transponder", "100kHz transponder")
62 % Decimation factor selection
63 decimation factor = 1:2:30;
64
  N=length (decimation factor);
65
66
67 | fs0=fs;
_{68} sigF_200k_0=sigF_200k;
_{69} sigF 100k 0=sigF 100k;
70
  for i=1:N
71
       sigF_200k=sigF_200k_0(1:decimation_factor(i):end); % decimation
72
       sigF 100k=sigF 100k 0(1:decimation factor(i):end); % decimation
73
74
       fs=fs0/decimation_factor(i); % updating the sample frequency
75
      accordingly
       est_freq_FFT=freq_estimate(fs,10<sup>7</sup>,(sigF_200k-mean(sigF_200k)).*
      hann(1, length(sigF_200k))); % estimate frequency with fft
       \operatorname{err\_decimation\_200k(i)=abs}((\operatorname{est\_freq\_FFT+2000})/2000);
78
79
       est_freq_FFT=freq_estimate(fs,10^7,(sigF_100k-mean(sigF_100k)).*
80
      hann(1, length(sigF_100k))); % estimate frequency with fft
       err decimation 100k(i) = abs((est freq FFT+1000)/1000);
81
  end
82
83
  figure
84
  hold on
85
  plot(decimation_factor,err_decimation_200k)
86
  plot(decimation_factor,err_decimation_100k)
87
88
a_{89} decimation factor =15;
```

```
|00| sigF_200k=sigF_200k_0 (1:decimation_factor:end);
  91 sigF_100k=sigF_100k_0(1:decimation_factor:end);
  92 fs=fs0/decimation_factor;
  93
          %% Padding selection
  94
  95
           pad_start=ceil(log2(length(sigF_200k)));
  96
           pad\_stop=ceil(log2(10^7));
  97
  98
           padding=pad start:pad stop;
  99
          N=length (padding);
100
           for i=1:N
                            est\_freq\_FFT=freq\_estimate(fs,2^padding(i),(sigF\_200k-mean(i),(sigF\_200k-mean(i),(sigF\_200k-mean(i),(sigF\_200k-mean(i),(sigF\_200k-mean(i),(sigF\_200k-mean(i),(sigF\_200k-mean(i),(sigF\_200k-mean(i),(sigF\_200k-mean(i),(sigF\_200k-mean(i),(sigF\_200k-mean(i),(sigF\_200k-mean(i),(sigF\_200k-mean(i),(sigF\_200k-mean(i),(sigF\_200k-mean(i),(sigF\_200k-mean(i),(sigF\_200k-mean(i),(sigF\_200k-mean(i),(sigF\_200k-mean(i),(sigF\_200k-mean(i),(sigF\_200k-mean(i),(sigF\_200k-mean(i),(sigF\_200k-mean(i),(sigF\_200k-mean(i),(sigF\_200k-mean(i),(sigF\_200k-mean(i),(sigF\_200k-mean(i),(sigF\_200k-mean(i),(sigF\_200k-mean(i),(sigF\_200k-mean(i),(sigF\_200k-mean(i),(sigF\_200k-mean(i),(sigF\_200k-mean(i),(sigF\_200k-mean(i),(sigF\_200k-mean(i),(sigF\_200k-mean(i),(sigF\_200k-mean(i),(sigF\_200k-mean(i),(sigF\_200k-mean(i),(sigF\_200k-mean(i),(sigF\_200k-mean(i),(sigF\_200k-mean(i),(sigF\_200k-mean(i),(sigF\_200k-mean(i),(sigF\_200k-mean(i),(sigF\_200k-mean(i),(sigF\_200k-mean(i),(sigF\_200k-mean(i),(sigF\_200k-mean(i),(sigF\_200k-mean(i),(sigF\_200k-mean(i),(sigF\_200k-mean(i),(sigF\_200k-mean(i),(sigF\_200k-mean(i),(sigF\_200k-mean(i),(sigF\_200k-mean(i),(sigF\_200k-mean(i),(sigF\_200k-mean(i),(sigF\_200k-mean(i),(sigF\_200k-mean(i),(sigF\_200k-mean(i),(sigF\_200k-mean(i),(sigF\_200k-mean(i),(sigF\_200k-mean(i),(sigF\_200k-mean(i),(sigF\_200k-mean(i),(sigF\_200k-mean(i),(sigF\_200k-mean(i),(sigF\_200k-mean(i),(sigF\_200k-mean(i),(sigF\_200k-mean(i),(sigF\_200k-mean(i),(sigF\_200k-mean(i),(sigF\_200k-mean(i),(sigF\_200k-mean(i),(sigF\_200k-mean(i),(sigF\_200k-mean(i),(sigF\_200k-mean(i),(sigF\_200k-mean(i),(sigF\_200k-mean(i),(sigF\_200k-mean(i),(sigF\_200k-mean(i),(sigF\_200k-mean(i),(sigF\_200k-mean(i),(sigF\_200k-mean(i),(sigF\_200k-mean(i),(sigF\_200k-mean(i),(sigF\_200k-mean(i),(sigF\_200k-mean(i),(sigF\_200k-mean(i),(sigF\_200k-mean(i),(sigF\_200k-mean(i),(sigF\_200k-mean(i),(sigF\_200k-mean(i),(sigF\_200k-mean(i),(sigF\_200k-mean(i),(sigF\_200k-mean(i),(sigF\_200k-mean(i),(sigF\_200k-mean(i),(sigF\_200k-mean(i),(sigF\_200k-mean(i),(sigF\_200k-mean(i),(sigF\_200k-mean(i),(sigF\_200k-mean(i),(sigF\_200k-mean(i),(sigF\_
103
                         sigF_{200k})).*hann(1, length(sigF_{200k})));
                            \operatorname{err}_padding_200k(i) = abs((est_freq_FFT+2000)/2000);
105
                            est_freq_FFT=freq_estimate(fs,2^padding(i),(sigF_100k-mean(
106
                         \operatorname{sigF}_{100k}).*hann(1, length(\operatorname{sigF}_{100k})));
                            \operatorname{err}_padding_100k(i) = \operatorname{abs}((\operatorname{est}_freq_FFT + 1000)/1000);
108
           end
110 figure
111 hold on
<sup>112</sup> plot (padding, err_padding_200k)
<sup>113</sup> plot (padding, err_padding_100k)
114
           padding=13;
115
```

### Listing A.6: freq\_estimate.m

```
1 function [fm_est]=freq_estimate(fs,N,signal)
_2|\% This function plots the FFT of the signal "input" calculated on N
  % points from the frequency fmin to the frequency fmax
3
  Xf=fftshift(fft(signal,N));
5
  Xf abs=abs(Xf);
6
  [\sim, \text{Imax}] = \max(\text{Xf} \text{ abs}(1:N/2));
7
8
  Ns=length(Xf_abs);
9
  if mod(Ns, 2) = 0
       f_range = linspace(-0.5*fs, 0.5*fs-fs/Ns, Ns)';
11
  else
12
       f_range = linspace(-0.5*fs, 0.5*fs, Ns)';
13
  \operatorname{end}
14
17 fm2=f_range(Imax);
18 fm est=fm2/2;
```

19 **end** 

Listing A.7: lkhd\_stabilization.m

```
clc
1
  clear
2
  close all
3
4
  set(0, 'DefaultFigureWindowStyle', 'docked');
5
6
  load (".. \setminus .. \setminus h.mat")
7
  A=a;
8
9 B=b;
10
11 d=2;
12
13 F=find_F(A,d);
14
_{15} PHI=construct_PHI(F,d);
16 PSI=PHI<sup>d</sup>;
17 GAMMA=[zeros(d-1,1); 1];
_{18}|C=[1 \ zeros(1,d-1)];
  G_bar=construct_G_bar(PHI,GAMMA,d);
19
20
_{21} lambda = [0.9, 0.9];
<sup>22</sup> K=find_K(PSI,C,lambda);
23
_{24} H_bar=G_bar^-1*K;
25
_{26} F_hat=construct_F_hat(F,H_bar,d);
27 A_hat=construct_A_hat(F_hat,A);
<sup>28</sup> B_hat=construct_B_hat (F_hat,B);
29
|_{30}| fs = 500000;
  [H, f] = freqz (B_hat (1, :), A_hat (1, :), 10^6, fs);
31
  plot(f, 20*log10(abs(H)), "---", LineWidth=1.5)
32
  hold on
33
  [H, f] = freqz (B_hat (2, :), A_hat (2, :), 10^6, fs);
34
  plot(f, 20*log10(abs(H)), ":", LineWidth=1.5)
35
36
  figure
37
38 my_impz(B_hat, A_hat)
39
_{40} load ("...\...\decimated_DL.mat")
41 signal=decimated_DL;
42 figure
43 plot (my_filter (B_hat, A_hat, signal))
44
45 save ("lkhdh", "A_hat", "B_hat")
```

 $\begin{bmatrix} 46 \\ 47 \end{bmatrix}$  [a\_prime, b\_prime]=compute\_lkhd(a,b,1)

### Listing A.8: construct\_PHI.m

```
1 function PHI=construct_PHI(F,d)
2
3 PHI=[zeros(d-1,1) eye(d-1,d-1)];
4 PHI=[PHI; [zeros(1,d-(length(F)-1)) flip(-F(2:end))]];
5 end
```

### Listing A.9: construct\_G\_bar.m

```
1 function G_bar=construct_G_bar(PHI,GAMMA,d)
2
3 G_bar=[];
4 for i=1:d
5 G_bar=[G_bar PHI^(d-i)*GAMMA];
6 end
7
8 end
```

### Listing A.10: construct\_F\_hat.m

```
unction F_hat=construct_F_hat(F,H_bar,d)
F_hat=zeros(d,length(F)+length(H_bar));
for i=1:d
F_hat(i,f1:length(F))=F;
F_hat(i,length(F)+i)=H_bar(i);
end
end
```

### Listing A.11: construct\_A\_hat.m

```
1 function A_hat=construct_A_hat(F_hat,A)
2
3 A_hat=zeros(size(F_hat,1), size(F_hat,2)+size(A,2)-1);
4 for i=1:size(F_hat,1)
5 A_hat(i,:)=conv(F_hat(i,:),A);
6 end
7
8 end
7
8
```

### Listing A.12: construct\_B\_hat.m

<sup>1</sup> function B\_hat=construct\_B\_hat(F\_hat,B)

```
2
2
3
B_hat=zeros(size(F_hat,1),size(F_hat,2)+size(B,2)-1);
4
for i=1:size(F_hat,1)
5
B_hat(i,:)=conv(F_hat(i,:),B);
6
end
7
8
end
```

### Listing A.13: find\_K.m

```
function K=find_K(PSI,C,lambda)
2
 % Ensure that Psi and C have compatible dimensions
3
 n = size(PSI, 1);
4
5
6 % Define the symbolic variables for K
  syms K [n 1]
7
9 % Compute the characteristic polynomial of (Psi - KC)
10 char_poly=charpoly(PSI-K*C);
11
12 % Define the desired characteristic polynomial
13 desired_char_poly=poly(lambda);
14
15 % Create equations by matching the coefficients
_{16} equations = [];
17 for i=1:n+1
      equations = [equations; char_poly(i)==desired_char_poly(i)];
18
19
  end
20
21 % Solve the equations for K
22 solution=solve(equations, K);
23
24 % Extract the numeric values of K
<sup>25</sup> K=[double(struct2array(solution))]';
26
27 end
```

### Listing A.14: my\_impz.m

```
1 function my_impz(B_hat,A_hat)
2
3 d=size(A_hat,1);
4 ff_buffer=zeros(1,size(B_hat,2)-1);
5 fb_buffer=zeros(1,size(B_hat,2)-1);
6
7 for k = 1:10^6
8 if k == 1
9 b=B_hat(1,:);
```

```
a=\!\!A\_hat\left( 1 \ , : \right) \ ;
10
              ff=dot([1 ff_buffer],b);
11
              fb=dot(fb\_buffer, a(2:end));
12
              \operatorname{imp\_resp}(k) = \operatorname{ff} - \operatorname{fb};
        else
14
              b=B_hat(mod(k+1,d)+1,:);
15
              a=A_hat(mod(k+1,d)+1,:);
16
              ff=dot([0 ff\_buffer],b);
17
              fb=dot(fb\_buffer, a(2:end));
18
              \operatorname{imp\_resp}(k) = \operatorname{ff} - \operatorname{fb};
19
        end
20
21
        ff\_buffer(2:end)=ff\_buffer(1:end-1);
22
         if(k==1)
23
              ff\_buffer(1)=1;
24
        else
25
26
              ff\_buffer(1)=0;
        end
27
        fb\_buffer(2:end)=fb\_buffer(1:end-1);
28
        fb\_buffer(1)=imp\_resp(k);
29
30
   end
31
  I = find ((imp_resp/max(imp_resp)) > 10^-4, 1, 'last');
32
  stem(imp_resp(1:I),"filled")
33
   axis("tight")
34
35
36
   end
```

Listing A.15: lkhd\_discretization.m

```
clear
2
  close all
3
  addpath("D:\tesi\tesi3.0")
5
  load ("lkhdh.mat")
6
  fs = 500 * 10^3;
7
8
  set(0, 'DefaultFigureWindowStyle', 'docked');
9
10
  n_bit_filter_a=32; % candidate number of bits
11
  n_bit_filter_b=14;
12
13
14 largest_coeff=max(abs(A_hat),[],"all");
15 integer_bits=ceil(log2(largest_coeff))+1;
<sup>16</sup> A_hat=quantize (A_hat, n_bit_filter_a, integer_bits, true);
17
|B_hat=B_hat./sum(B_hat,2).*sum(A_hat,2);
```

1 clc

```
20 largest_coeff=max(abs(B_hat),[],"all");
1 integer_bits=ceil(log2(largest_coeff))+1;
22 B_hat=quantize(B_hat, n_bit_filter_b, integer_bits, true);
23
  save ("qlkhdh.mat", "A_hat", "B_hat")
24
25
26 figure
27 my_impz(B_hat,A_hat)
28 hold on
29 load ("lkhdh.mat")
30 my impz(B hat, A hat)
31 legend ("quantized design", "floating point reference")
  figure
33
  hold on
34
35
36
  for j=1:2
37
       load ("qlkhdh.mat")
38
       [H, f] = freqz (B_hat(j, :), A_hat(j, :), 10^6, fs);
39
       plot(f, 20*log10(abs(H)), LineWidth=1.5)
40
41
42 end
43 load ("lkhdh.mat")
_{44} [H, f]=freqz (B_hat (1,:), A_hat (1,:), 10^6, fs);
45 plot(f, 20*log10(abs(H)), '---') % plot floating point transfer
      function as reference
46
47
  title ("Frequency response")
48
49 xlabel ("f/Hz")
_{50} ylabel ("20 log (abs (H(f)))")
51 legend ("floating point reference", "odd samples transfer function", "
      even samples transfer function")
```

### Listing A.16: main\_physical\_filter.m

```
clc
1
  clear
2
  close all
3
4
5 addpath ("D:\tesi\tesi3.0")
  set(0, 'DefaultFigureWindowStyle', 'docked');
6
7
  t_{obs} = 0.5 * 10^{-3};
8
9 fs = 500000;
10 | t = 0:1 / fs : t_obs;
11
_{12}|A=10^{-3};
```

```
13 f = 0.5 \times 10^3;
14 load ("decimated_DL.mat")
<sup>15</sup> signal=decimated DL;
  signal=quantize(signal, 14, 1, false);
17
18
 save_as_DIN(signal);
19
20
21 load ("qlkhdh.mat")
22
_{23} fb fractional bits=42;
  ff_fractional_bits = 37;
24
25
  %%%%%%%% feed-forward parallelism
26
  max_Bsum_out=flip(max(cumsum(flip(abs(B_hat(1,:)))),cumsum(flip(abs(
27
      B_hat(2,:))))));
  Bsum\_bits=40+ceil(log2(max\_Bsum\_out))+1;
28
29
|\max_{B=\max(abs(B_{hat}(1,:)),abs(B_{hat}(2,:)));
  B_{ts}=40+ceil(log2(max_B))+1;
31
32
  %%%%%%%% feed-back parallelism
33
34
  worst_case_amplitude = 0.01;
35
36
 max_Asum_out=worst_case_amplitude*flip(max(cumsum(flip(abs(A_hat(1,:)
37
      ))), cumsum(flip(abs(A_hat(2,:)))));
  Asum_bits=fb_fractional_bits+ceil(log2(max_Asum_out))+1;
38
39
  max A=worst case amplitude *\max(abs(A hat(1,:)), abs(A hat(2,:)));
40
  A\_bits=fb\_fractional\_bits+ceil(log2(max_A))+1;
41
42
43
44 figure
  plot (physical_filter (B_hat, A_hat, [0.1 zeros (1,1000)],
45
      ff_fractional_bits,fb_fractional_bits))
46 hold on
  fb_fractional_bits=100;
47
  plot (physical_filter (B_hat, A_hat, [0.1 zeros (1,1000)],
48
      ff_fractional_bits,fb_fractional_bits))
49 title ("Impulse response")
50 xlabel("n (samples)")
51 ylabel ("Amplitude")
 legend ("floating point reference", "true to HW design")
52
  axis ("tight")
53
```

#### Listing A.17: round\_half\_up.m

1 function rounded = round\_half\_up(to\_be\_rounded, fractional\_bits)

```
% Determine the quantization step
2
      quantization_step = 1 / (2 \hat{} fractional_bits);
3
4
      % Check if the input is complex
5
      if ~isreal(to_be_rounded)
6
7
          % Separate real and imaginary parts
          real_part = real(to_be_rounded);
8
          imag_part = imag(to_be_rounded);
9
          % Apply rounding to both parts recursively
11
          rounded real part = round half up(real part, fractional bits)
      ;
          rounded_imag_part = round_half_up(imag_part, fractional_bits)
13
      ;
14
          % Combine the rounded real and imaginary parts
15
          rounded = rounded_real_part + 1i * rounded_imag_part;
      else
17
          % Adjust the value for half-up rounding
18
          adjusted_value = to_be_rounded + quantization_step / 2;
          % Truncate the values by rounding down (floor)
21
          rounded = floor(adjusted_value / quantization_step) *
2.2
     quantization_step;
      end
23
24 end
```



```
function filtered signal=physical filter(B hat, A hat, signal,
      ff_fractional_bits , fb_fractional_bits )
  d=size(A_hat,1);
3
  ff\_buffer=zeros(1, size(B\_hat, 2)-1);
4
  fb\_buffer=zeros(1, size(B\_hat, 2)-1);
5
  for k = 1: length (signal)
7
8
      b=B_hat(mod(k+1,d)+1,:);
q
      a=A_hat(mod(k+1,d)+1,:);
11
      ff = [signal(k) ff_buffer].*b;
12
      %ff*2^40 %compare to mult_results_b
      ff = sum(ff);
14
      \%ff*2^40 %compare to sum6
15
      ff=round_half_up(ff,ff_fractional_bits);
      \%ff*2^37 % compare to ff
17
18
19
```

```
fb=fb\_buffer.*a(2:end);
20
       fb=truncate(fb,fb_fractional_bits);
21
      %fb*2^42 %compare to mult_results_a
22
       fb=sum(fb);
      %fb*2^42 %compare to sum10
24
25
       filtered_signal(k) = ff - fb;
26
      %filtered_signal*2^42 %compare to diff11
27
28
       if (filtered signal (k)>2^{-6}-2^{-(6+fb)} fractional bits))
29
            filtered signal(k) = 2^{-6};
30
       end
31
32
       if (filtered_signal(k) < -2^{-6})
33
            filtered_signal(k)=-2^{-6};
34
35
       end
36
      %filtered_signal*2^42 %compare to y
37
38
       ff\_buffer(2:end)=ff\_buffer(1:end-1);
39
       ff\_buffer(1)=signal(k);
40
       fb\_buffer(2:end)=fb\_buffer(1:end-1);
41
       fb_buffer(1)=filtered_signal(k);
42
  end
43
44
45 % Plot the impulse response
46 % figure
  % plot(filtered_signal)
47
48
  end
49
```

Listing A.19: main\_physical.m

```
clc
 1
   clear
2
   close all
3
   set(0, 'DefaultFigureWindowStyle', 'docked');
5
6
   dout=readtable('D:\tesi\implementation\data\dout_values.txt');
7
8
   \operatorname{Mata}([\operatorname{dout}.\operatorname{Var1}+1;\operatorname{dout}.\operatorname{Var2}+1]) = [\operatorname{dout}.\operatorname{Var3}+1i * \operatorname{dout}.\operatorname{Var4}; \operatorname{dout}.\operatorname{Var5}+1i * \operatorname{Mat1}+1; \operatorname{Mat2}+1)
9
         *dout.Var6];
   data=dout.Var1;
10
11
12 save ("data", "data")
13
14 addpath("D:\tesi\tesi3.0")
15 load ("decimated_DL.mat")
```
```
16 signal=decimated_DL;
17
  signal=signal_conditioning(signal,1-2^{-13},-1);
18
  signal=quantize(signal, 14, 1, false);
20
21
  save_as_DIN(signal);
22
23 % Initial sample frequency
_{24} fs = 500 * 10^3;
25
26 % Plot input signal spectrum
  plot_spectrum(signal, fs)
27
28
  1976 Mixing
29
_{30} % Mixing @100kHz
|_{31}| f0 = 100 * 10^3;
32 Ns=length(signal);
|_{33}|_{t=0:1/fs:(Ns-1)/fs};
34
  cosine_{100k=cos(2*pi*f0*t+1)}; \% cosine carrier
35
  cosine_100k=quantize(cosine_100k, 14, 1, false);
36
37
  sine_{100k=sin}(2*pi*f0*t+1); \% sine carrier
38
  sine_100k=quantize(sine_100k, 14, 1, false);
39
40
  sigMc 100k=signal.*(cosine 100k); % cosine mixing
41
  sigMc_100k=truncate(sigMc_100k, 13);
42
43
  sigMs_100k=signal.*(sine_100k); % sine mixing
44
  sigMs 100k=truncate(sigMs 100k, 13);
45
46
  plot_spectrum(sigMc_100k, fs)
47
  plot_spectrum(sigMs_100k, fs)
48
49
50 % Mixing @200kHz
51 f0 = 200 * 10^3;
<sup>52</sup> Ns=length (signal);
t = 0:1/fs:(Ns-1)/fs;
54
  cosine_{200k=cos(2*pi*f0*t+1)}; \% cosine carrier
55
  cosine_200k=quantize(cosine_200k, 14, 1, false);
56
57
  sine_200k=sin(2*pi*f0*t+1); % sine carrier
58
  sine_200k=quantize(sine_200k, 14, 1, false);
59
60
  sigMc_200k=signal.*(cosine_200k); % cosine mixing
61
  sigMc_200k=truncate(sigMc_200k, 13);
62
63
64 sigMs_200k=signal.*(sine_200k); % sine mixing
```

```
65 sigMs_200k=truncate(sigMs_200k, 13);
66
  plot_spectrum(sigMc_200k, fs)
67
  plot_spectrum(sigMs_200k, fs)
68
69
70
  1987 Low-pass filtering
  % Low-pass filtering the signal @100kHz
71
<sup>72</sup> load ("qlkhdh.mat")
73
74 bits post filter=15;
<sup>75</sup> fb fractional bits=42;
  ff_fractional_bits = 37;
76
77
  group_delay=250;
78
  sigFc_100k = physical_filter(B_hat, A_hat, sigMc_100k, ff_fractional_bits, ff_fractional_bits)
79
      fb_fractional_bits);
  sigFc_100k=sigFc_100k(group_delay+1:end);
80
  sigFc_100k=truncate(sigFc_100k, 5+bits_post_filter);
81
82
  sigFs_100k=physical_filter(B_hat,A_hat,sigMs_100k,ff_fractional_bits,
83
      fb_fractional_bits);
  sigFs 100k=sigFs 100k(group delay+1:end);
84
  sigFs_100k=truncate(sigFs_100k, 5+bits_post_filter);
85
86
  % Low-pass filtering the signal @200kHz
87
  sigFc_200k=physical_filter(B_hat,A_hat,sigMc_200k,ff_fractional_bits,
88
      fb_fractional_bits);
  sigFc_200k=sigFc_200k(group_delay+1:end);
89
  sigFc_200k=truncate(sigFc_200k, 5+bits_post_filter);
90
91
  sigFs_200k=physical_filter(B_hat,A_hat,sigMs_200k,ff_fractional_bits,
92
      fb_fractional_bits);
  sigFs 200k=sigFs 200k(group delay+1:end);
93
  sigFs_200k=truncate(sigFs_200k, 5+bits_post_filter);
94
95
96 % Envelope detection
97
  % Envelope @100kHz
98 | sigF_100k=physical_sqrt (sigFc_100k.^2+sigFs_100k.^2, 40);
<sup>99</sup> sigF_100k=sigF_100k (1:15:end) *2<sup>2</sup>0;
100 fs=fs/15;
  gain=2^{floor}(\log 2(2^{14}/\max(sigF \ 100k)));
101
  sigF 100k=sigF 100k*2^6;
102
  sigF_100k=sigF_100k*gain;
103
  sigF 100k=sigF 100k-524288; % need to be signed to work with the FFT
106
107
  figure
108
  plot(sigF_100k)
109
```

61

```
sigF_{100k}=sigF_{100k}(1:2:end)+sigF_{100k}(2:2:end)*1i;
110
111
  X=physical_FFT(sigF_100k);
112
113
  N = length(X);
114
115
  X = [X, X(1)];
116
  G=physical_conversion(X, N);
118
119
  G = [G, G(end - 1: -1:2)];
120
121
  Ns=2*N;
122
123
   if mod(Ns, 2) == 0
124
       f_range = linspace(-0.5*fs, 0.5*fs-fs/Ns, Ns);
125
126
   else
       f_range = linspace(-0.5*fs, 0.5*fs, Ns)';
127
   end
128
129
  figure
130
131
  plot (f_range, 20*log(abs(fftshift(G))));
132 title ("G", 'Interpreter', 'none');
```

Listing A.20: main\_with\_data.m

```
clc
1
  clear
2
  close all
3
4
  set(0, 'DefaultFigureWindowStyle', 'docked');
  addpath("D:\tesi\tesi3.0\Masera\lkhd_stabilization")
6
7 % Load measurement
8 load ( 'decimated_DL.mat')
  signal=decimated_DL;
9
  signal=signal conditioning (signal, 1-2^{-13}, -1);
11
12
13 % Initial sample frequency
14 | fs = 500 * 10^3;
15
16 % Plot input signal spectrum
17 plot_spectrum(signal, fs)
18
19 % Mixing
20 % Mixing @100kHz
_{21} f0 = 100 * 10^3;
22 Ns=length (signal);
|_{23}|_{t=0:1/fs:(Ns-1)/fs};
```

```
24 cosine_100k=cos(2*pi*f0*t); % cosine carrier
|sine\_100k=sin(2*pi*f0*t); \% sine carrier
<sup>26</sup> sigMc 100k=signal.*(cosine 100k); % cosine mixing
27 sigMs_100k=signal.*(sine_100k); % sine mixing
<sup>28</sup> plot_spectrum(sigMc_100k, fs)
29
  plot_spectrum(sigMs_100k,fs)
30
31 % Mixing @200kHz
_{32} f0 = 200 * 10^3;
33 Ns=length (signal);
|_{34}| t = 0:1/fs: (Ns-1)/fs;
|_{35}| cosine_200k=cos(2*pi*f0*t); % cosine carrier
  sine_200k=sin(2*pi*f0*t); % sine carrier
36
  sigMc_200k=signal.*(cosine_200k); % cosine mixing
37
38 sigMs_200k=signal.*(sine_200k); % sine mixing
<sup>39</sup> plot_spectrum(sigMc_200k, fs)
40 plot_spectrum(sigMs_200k,fs)
41
42 12% Low-pass filtering
43 % Low-pass filtering the signal @100kHz
44 load ("h.mat")
45
46 group_delay=250;
|_{47} sigFc_100k=filter (b,a,sigMc_100k);
48 sigFc_100k=sigFc_100k (group_delay+1:end);
49
50 sigFs_100k=filter (b,a,sigMs_100k);
  sigFs_100k=sigFs_100k(group_delay+1:end);
51
53 % Low-pass filtering the signal @200kHz
_{54} f_cut=2*10^3;
_{55} order=3;
_{56} sigFc 200k=filter (b, a, sigMc 200k);
57 sigFc_200k=sigFc_200k(group_delay+1:end);
58
s_{59} sigFs_200k=filter (b, a, sigMs_200k);
  sigFs_200k=sigFs_200k(group_delay+1:end);
60
61
62 % Envelope detection
63 % Envelope @100kHz
_{64} sigF_100k=sqrt (sigFc_100k.^2+sigFs_100k.^2);
65 figure
66 plot (sigF_100k)
67
  plot_spectrum(sigF_100k, fs)
68
69
70 % Envelope @100kHz
| sigF_{200k} = sqrt (sigFc_{200k} \cdot 2 + sigFs_{200k} \cdot 2);
72 figure
```

```
73 plot(sigF_200k)
74
75 plot_spectrum(sigF_200k, fs)
76
77 % Decimation
78 sigF_100k=sigF_100k(1:15:end);
79 fs=fs/15;
80
81 figure
82 plot(sigF_100k)
83
84 plot_spectrum([sigF_100k, zeros(1,2^12-150)], fs)
```

## Appendix B

## HDL

Listing B.1: rx.sv

```
module rx (
1
2
      // Inputs
3
      input logic signed [13:0] DIN,
4
      input logic VIN,
5
      input logic rst_n,
6
      input logic clk,
7
      input logic signed [13:0] b_coefficients [1:0][6:0],
8
      input logic signed [31:0] a_coefficients [1:0][6:2],
g
10
      // Outputs
11
      output logic unsigned [39:0] DOUT,
12
      output logic VOUT
13
14);
15
     16
17
      logic signed [13:0] sigMc_100k;
18
      mixer_cosine_100k mixer_cosine_100k_inst(
19
      . clk(clk),
20
      .VIN(VIN),
21
      .rst_n(rst_n),
22
      .input_signal(DIN),
23
      .mixed_signal(sigMc_100k)
24
      );
25
26
      logic signed [13:0] sigMs_100k;
27
      mixer_sine_100k mixer_sine_100k_inst (
28
      . clk(clk),
29
      .VIN(VIN),
30
```

```
.rst_n(rst_n),
31
      .input_signal(DIN),
32
      .mixed_signal(sigMs_100k)
33
      );
34
35
36
      logic signed [13:0] sigMc_200k;
      mixer_cosine_200k mixer_cosine_200k_inst(
37
      . clk(clk),
38
      .VIN(VIN),
39
      .rst n(rst n),
40
      .input_signal(DIN),
41
      .mixed_signal(sigMc_200k)
42
      );
43
44
      logic signed [13:0] sigMs_200k;
45
      mixer_sine_200k mixer_sine_200k_inst (
46
47
      . clk(clk),
      .VIN(VIN),
48
      .rst_n(rst_n),
49
      .input_signal(DIN),
50
      .mixed_signal(sigMs_200k)
      );
      54
     logic VOUT_filters;
56
      logic signed [36:0] sigFc_100k;
57
      cheb_lpf3_lkhd filter_cosine_100k (
58
          .DIN(sigMc_{100k}),
          .VIN(VIN),
60
61
          .rst_n(rst_n),
          . clk(clk),
62
          .b_coefficients(b_coefficients),
          .a_coefficients(a_coefficients),
64
          .DOUT(sigFc_100k),
65
          .VOUT(VOUT_filters)
66
      );
67
68
      logic signed [36:0] sigFs_100k;
69
      cheb lpf3 lkhd filter sine 100k (
70
          .DIN(sigMs_{100k}),
71
          .VIN(VIN),
72
          .rst_n(rst_n),
73
          .clk(clk),
74
          .b_coefficients(b_coefficients),
75
          .a\_coefficients(a\_coefficients),
76
77
          .DOUT(sigFs_100k),
          .VOUT()
78
```

```
);
79
80
       logic signed [36:0] sigFc_200k;
81
       cheb_lpf3_lkhd filter_cosine_200k (
82
            .DIN(sigMc_{200k}),
83
            .VIN(VIN),
84
            .rst_n(rst_n),
85
            . clk(clk),
86
            .b_coefficients(b_coefficients),
87
            . a coefficients (a coefficients),
88
            .DOUT(sigFc_200k),
89
            .VOUT()
90
       );
91
92
       logic signed [36:0] sigFs_200k;
93
       cheb_lpf3_lkhd filter_sine_200k (
94
95
            .DIN(sigMs_{200k}),
            .VIN(VIN),
96
            .rst_n(rst_n),
97
            . clk(clk),
98
            .b_coefficients(b_coefficients),
99
            .a_coefficients(a_coefficients),
100
            .DOUT(sigFs_200k),
            .VOUT()
102
       );
103
104
       // Ignore the first 250 results of the filtering
       logic del_en;
106
       logic [7:0] del_cnt;
107
108
       SR\_FF del\_FF (
       .set(del_cnt==8'd249 && VOUT_filters),
       . reset (1'b0),
111
       . clk(clk),
       .rst_n(rst_n),
113
       .reg_en(1'b1),
114
115
       .Q(del_en)
       );
116
117
118
       counter \#(8, 250) del_cnt_inst (
119
       . clk(clk),
                             // Clock signal
120
                                // Asynchronous active low reset
       .rst_n(rst_n),
121
                                // Asynchronous reset
       .srst(1'b0),
122
       . en(VOUT_filters \&\& !del_en),
                                                // Enable signal
123
       .count(del_cnt) // Counter output
124
       );
125
126
127
       logic VOUT_filters_del;
```

```
assign VOUT_filters_del = VOUT_filters && del_en;
128
129
130
      132
      logic [3:0] dec_cnt;
      counter \#(4, 15) dec_cnt_inst (
134
                          // Clock signal
       . clk(clk),
135
                            // Asynchronous active low reset
       .rst n(rst n),
136
                            // Asynchronous reset
       .srst(1'b0),
137
                                        // Enable signal
       . en (VOUT_filters_del),
138
       .count(dec_cnt) // Counter output
139
      );
140
141
142
      logic VIN_square;
      assign VIN_square = (dec_cnt==4'd0) && VOUT_filters_del;
143
144
      logic [14:0] dec_sigFc_100k;
145
       register \#(15) dec_sigFc_100k_reg (
146
       . data_in(sigFc_100k[36:22]),
147
       . clk(clk),
148
       .rst_n(rst_n),
149
       .srst(1'b0),
150
       .reg_en(VIN_square),
151
       .data_out(dec_sigFc_100k)
      );
154
      logic [14:0] dec_sigFs_100k;
       register \#(15) dec_sigFs_100k_reg (
156
       . data_in(sigFs_100k[36:22]),
158
       . clk(clk),
       .rst n(rst n),
159
       .srst(1'b0),
160
       .reg_en(VIN_square),
161
       . data_out(dec_sigFs_100k)
162
163
       );
164
      logic [14:0] dec_sigFc_200k;
165
       register \#(15) dec_sigFc_200k_reg (
166
       . data_in(sigFc_200k[36:22]),
167
       . clk(clk),
168
       .rst_n(rst_n),
169
       .srst(1'b0),
170
       .reg_en(VIN_square),
171
       . data_out(dec_sigFc_200k)
172
      );
173
174
175
      logic [14:0] dec_sigFs_200k;
```

```
register \#(15) dec_sigFs_200k_reg (
176
       . data_in(sigFs_200k[36:22]),
177
       . clk(clk),
178
       .rst_n(rst_n),
179
       .srst(1'b0),
180
       .reg_en(VIN_square),
181
       . data_out(dec_sigFs_200k)
182
      );
183
184
      logic VOUT square;
185
       register \#(1) VOUT_square_reg (
186
       .data_in(VIN_square),
187
       . clk(clk),
188
       .rst_n(rst_n),
189
       .srst(1'b0),
190
       .reg_en(1'b1)
191
       .data_out(VOUT_square)
192
      );
193
194
      195
      // unsigned conversion
196
      logic signed [13:0] u_sigFc_100k;
197
      SignedToUnsigned \#(15) sign_cosine_100k (
198
       .signed_in(dec_sigFc_100k),
199
       .unsigned_out(u_sigFc_100k)
200
      );
201
202
      logic signed [13:0] u_sigFs_100k;
203
      SignedToUnsigned \#(15) sign_sine_100k (
204
       .signed_in(dec_sigFs_100k),
205
       .unsigned_out(u_sigFs_100k)
206
      );
207
208
      logic signed [13:0] u_sigFc_200k;
209
      SignedToUnsigned \#(15) sign_cosine_200k (
210
       .signed_in(dec_sigFc_200k),
211
       .unsigned_out(u_sigFc_200k)
212
      );
213
214
      logic signed [13:0] u sigFs 200k;
215
      SignedToUnsigned \#(15) sign_sine_200k (
216
       .signed_in(dec_sigFs_200k),
217
       .unsigned_out(u_sigFs_200k)
218
       );
219
220
      // squaring
221
      logic signed [27:0] s_sigFc_100k;
       u_multiplier \#(14, 14, 28) multiplier_cosine_100k (
```

```
.multiplicand(u_sigFc_100k),
224
                .multiplier(u_sigFc_100k),
225
                .product(s_sigFc_100k)
       );
227
228
       logic signed [27:0] s_sigFs_100k;
229
       u_multiplier #(14, 14, 28) multiplier_sine_100k (
230
                .multiplicand(u_sigFs_100k),
231
                .multiplier(u_sigFs_100k),
232
                . product (s sigFs 100k)
233
       );
234
235
       logic signed [27:0] s_sigFc_200k;
236
       u_multiplier \#(14, 14, 28) multiplier_cosine_200k (
237
                .multiplicand(u_sigFc_200k),
238
239
                .multiplier(u_sigFc_200k),
                .product(s_sigFc_200k)
240
       );
241
242
       logic signed [27:0] s_sigFs_200k;
243
       u_multiplier #(14, 14, 28) multiplier_sine_200k (
244
                . multiplicand (u_sigFs_200k),
245
                .multiplier(u_sigFs_200k),
246
                .product(s_sigFs_200k)
247
       );
248
249
       // sqrt
250
       logic [13:0] sigF_100k;
251
       sqrt #(28) sqrt_100k (
252
       . clk(clk),
253
       .start (VOUT_square),
254
                                 // Active low reset
255
       . rst_n(rst_n),
       .D(s\_sigFc\_100k+s\_sigFs\_100k), // Input number
256
       .Q_out(sigF_100k), // Integer square root
257
       .R_out(), // Remainder
258
       .VOUT(VOUT_sqrt)
                                       // Output validation signal
259
260
       );
261
       logic [13:0] sigF_200k;
262
       sqrt #(28) sqrt_200k (
263
       . clk(clk),
264
       .start (VOUT_square),
265
                                 // Active low reset
       .rst_n(rst_n),
266
       .D(s_sigFc_200k+s_sigFs_200k), // Input number
267
       .Q\_out(sigF\_200k)\,, // Integer square root
268
       R_out(), // Remainder
269
       .VOUT()
                             // Output validation signal
270
271
       );
272
```

HDL

```
///////// RAM interface
273
      logic [13:0] fill_SR [1:0];
274
275
       shift_register #(14, 2) shift_reg_inst (
276
                                // N-bit input data to be shifted in
277
       . data_in(sigF_100k),
                            // Clock signal
       . clk(clk),
278
       .rst_n(rst_n),
                            // Asynchronous active low reset
279
       .shift_en(VOUT_sqrt),
                                // Shift enable signal
280
                         // N-bit shift register output
       .data out(),
281
       .parallel_out(fill_SR) // Parallel output of all register
282
      contents
      );
283
284
      logic [6:0] fill_cnt; // must fill first 150/2=75 positions
285
286
      logic fill_cnt_en;
      counter \#(7, 75) filling_cnt_inst (
287
       . clk(clk),
                          // Clock signal
288
                            // Asynchronous active low reset
       .rst_n(rst_n),
289
                            // Asynchronous reset
       .srst(1'b0),
290
       .en(fill_cnt_en),
                                  // Enable signal
293
       .count(fill_cnt) // Counter output
292
       );
293
294
      logic w_en_1, w_en_2;
295
       logic aw_en_1, aw_en_2;
296
      logic gain_reg_en;
297
298
      logic [11:0] r_addr_1, r_addr_2, w_addr_1, w_addr_2;
299
            [39:0] r_data_1, r_data_2, w_data_1, w_data_2;
      logic
300
      logic [11:0] ar_addr_1, ar_addr_2, aw_addr_1, aw_addr_2;
301
      logic [39:0] ar_data_1, ar_data_2, aw_data_1, aw_data_2;
302
303
      logic [10:0] FFT_cnt;
304
      logic FFT_cnt_en;
305
      logic VOUT_FFT;
306
307
      logic [39:0] amplified_1;
308
      logic [39:0] amplified_2;
309
      logic signed [39:0] s_amplified_1;
310
      logic signed [39:0] s amplified 2;
311
312
      logic [39:0] A_prime, B_prime;
313
      logic FFT_stage_en;
314
      logic [11:0] ing1_addr, ing2_addr;
315
      logic [3:0] stage_cnt;
316
      logic conv_cnt_en;
317
318
      logic [19:0] Gr, Gi;
319
```

71

```
logic [39:0] G;
320
       assign G = \{Gr, Gi\};
321
322
       logic [11:0] conv_cnt;
323
       FFT_FSM FFT_FSM_inst(
324
325
        . clk(clk),
                           // Clock signal
        .rst_n(rst_n),
                             // Reset signal
326
        .VIN(VOUT_sqrt),
                                    // Input signal to control state
327
       transitions
        . fill_cnt(fill_cnt),
328
        . fill\_SR({fill\_SR[1], fill\_SR[0]}),
329
330
331
        .w_addr_1(w_addr_1),
332
        .w_data_1(w_data_1),
333
334
        .w_addr_2(w_addr_2),
335
        .w_data_2(w_data_2),
        .r_addr_1(r_addr_1),
336
        .r_addr_2(r_addr_2),
337
338
        .aw_addr_1(aw_addr_1),
339
        .aw_data_1(aw_data_1),
340
        .aw_addr_2(aw_addr_2),
341
        .aw_data_2(aw_data_2),
342
        . ar_addr_1(ar_addr_1),
343
        . ar_addr_2(ar_addr_2),
344
345
        .s\_amplified\_1(s\_amplified\_1),
346
        .s\_amplified\_2(s\_amplified\_2),
347
        .w_en_1(w_en_1),
348
        .w_en_2(w_en_2),
349
350
        .aw_en_1(aw_en_1),
        .aw_en_2(aw_en_2),
351
352
        .FFT_cnt(FFT_cnt),
353
        . FFT_cnt_en(FFT_cnt_en),
354
355
        .gain_reg_en(gain_reg_en),
        .fill_cnt_en(fill_cnt_en),
356
        .VOUT_FFT(VOUT_FFT),
357
        .FFT_cnt_srst(FFT_cnt_srst),
358
        .FFT stage en(FFT stage en),
359
        .A_prime(A_prime),
360
        .B_prime(B_prime),
361
        .ing1_addr(ing1_addr),
362
        .ing2_addr(ing2_addr),
363
        .stage_cnt(stage_cnt),
364
365
        .conv_cnt_en(conv_cnt_en),
366
        .G(G),
        .conv_cnt(conv_cnt)
367
```

```
);
368
369
       dual_port_ram \#(40, 12) ram_inst (
370
        .r_addr_1(r_addr_1),
371
        .r_addr_2(r_addr_2),
372
373
        .w_addr_1(w_addr_1),
        .w_data_1(w_data_1),
374
        .w_{en_1}(w_{en_1}),
375
        .w_addr_2(w_addr_2),
376
        . w data 2(w data 2),
377
        .w_en_2(w_en_2),
378
        . clk(clk),
379
        .rst_n(rst_n),
380
        .r_data_1(r_data_1),
381
        .r_data_2(r_data_2)
382
383
       );
384
       // searching biggest value to decide a variable gain
385
       logic [13:0] current_max, next_max;
386
       register \#(14) max_reg (
381
        . data_in(next_max),
388
        .clk(clk),
389
        .rst_n(rst_n),
390
        .srst(1'b0),
391
        . reg_en(VOUT_sqrt),
392
        .data_out(current_max)
393
       );
394
395
       comparator \#(14) max_comparator (
396
        .a(sigF_100k),
397
        .b(current_max),
398
399
        .max(next_max)
       );
400
401
       // selecting the gain (as a power of two) by counting the leading
402
        zeros of the biggest number
403
       logic [3:0] gain, leading_zeros;
        register \#(4) gain_reg (
404
        .data_in(leading_zeros),
405
        . clk(clk),
406
        .rst n(rst n),
407
        .srst(1'b0),
408
        .reg_en(gain_reg_en),
409
        .data_out(gain)
410
        );
411
412
       leading_zeros_counter #(14) lz_counter (
413
414
            .in_num(current_max),
            .leading_zeros(leading_zeros)
415
```

HDL

```
);
416
417
     // amplifying by removing the leading zeros
418
419
420
421
     amplifier \#(40, 4) PGA_1 (
         .in_num(r_data_1),
422
         .gain(gain),
423
         .shifted_num(amplified_1)
424
     );
425
426
     amplifier \#(40, 4) PGA_2 (
427
         .in_num(r_data_2),
428
         .gain(gain),
429
         .shifted_num(amplified_2)
430
     );
431
432
     433
     434
435
     assign s amplified 1 = \{ \text{amplified } 1 [39:20] - 20 \}
436
     };
437
     assign s amplified 2 = \{ \text{amplified } 2 | 39:20 \} - 20'
438
     };
439
440
     ______
441
     counter #(11, 2**11) FFT_cnt_inst ( // it 's 2^13 samples
442
     including padding, so 2<sup>12</sup> being the sequence real, so 2<sup>11</sup>
     butterflies
                     // Clock signal
443
     . clk(clk),
                    // Asynchronous active low reset
     .rst_n(rst_n),
444
     .srst(FFT_cnt_srst),
                           // Asynchronous reset
445
     . en (FFT_cnt_en),
                           // Enable signal
446
     .count(FFT cnt) // Counter output
447
     );
448
449
     450
451
452
     counter #(4, 12) FFT_stage_cnt ( // it's 2<sup>13</sup> samples including
453
     padding, so 2^{12} being the sequence real, so 2^{11} butterflies
```

```
// Clock signal
       . clk(clk),
454
                               // Asynchronous active low reset
       . rst_n(rst_n),
455
                               // Asynchronous reset
       .srst(1'b0),
456
       . en (FFT_stage_en),
                                       // Enable signal
457
       .count(stage_cnt) // Counter output
458
       );
459
460
461
       logic [10:0] twiddle addr;
462
       // Instantiate the ing addr generator module
463
       ing_addr_generator ing_addr_generator_inst (
464
       .FFT_cnt(FFT_cnt),
465
       .stage_cnt(stage_cnt),
466
       .ing1_addr(ing1_addr),
467
       .ing2_addr(ing2_addr),
468
469
       .twiddle_addr(twiddle_addr)
       );
470
471
       logic [27:0] twiddle;
472
       logic [19:0] Ar_prime, Ai_prime, Br_prime, Bi_prime;
473
474
       logic first_stage;
475
       assign first_stage = stage_cnt == '0;
476
       // Instantiate the butterfly module
477
       butterfly \#(20) butt_inst (
478
       Ar(r_data_1[39:20]),
479
       . Ai (r_data_1 [19:0]) ,
480
        . Br(r_data_2[39:20]),
481
        .Bi(r_data_2[19:0]),
482
       .Wr(\{twiddle[27:14], 6'b0\}),
483
       .Wi(\{twiddle[13:0], 6'b0\}),
484
485
        . Ar_prime(Ar_prime),
       . Ai prime (Ai prime),
486
       .Br_prime(Br_prime),
487
       .Bi_prime(Bi_prime),
488
       .first_stage(first_stage)
489
490
       );
491
       assign A_prime = {Ar_prime, Ai_prime};
492
       assign B_prime = {Br_prime, Bi_prime};
493
       // twiddle rom
494
495
496
       twiddle_rom_twiddle_rom_inst (
497
       .r_addr(twiddle_addr),
498
       . clk(clk),
499
       .rst_n(rst_n),
500
       .r_data(twiddle)
       );
```

```
504
      // k1 rom
506
      logic [27:0] k1;
507
      logic [11:0] k1_addr;
508
      assign k1_addr = conv_cnt;
      k1_rom k1_rom_inst (
510
       .r addr(k1 addr),
511
       . clk(clk),
512
       .rst_n(rst_n),
       .r_data(k1)
      );
515
516
      //k2 rom
517
518
      logic [27:0] k2;
519
      logic [11:0] k2_addr;
      assign k2_addr = conv_cnt;
521
      k2_rom k2_rom_inst (
       .r_addr(k2_addr),
       . clk(clk),
524
       .rst_n(rst_n),
525
       .r_data(k2)
526
      );
528
529
      counter #(12, 2**12) conv_cnt_inst (
530
                          // Clock signal
       .clk(clk),
531
                            // Asynchronous active low reset
       .rst_n(rst_n),
533
       .srst(1'b0),
                            // Asynchronous reset
       .en(conv_cnt_en),
                                  // Enable signal
534
       .count(conv_cnt) // Counter output
      );
536
537
      // Instantiate the converter module
538
      converter \#(20) conv_inst (
       .X1r(ar_data_1[39:20]),
540
       .X1i(ar_data_1[19:0]),
541
       .X2r(ar data 2[39:20]),
542
       .X2i(ar data 2[19:0]),
543
```

HDL

 $.k1r(\{k1[27:14], 6'b0\}),$ 

 $. k2r(\{k2[27:14], 6'b0\}),$ 

 $. k2i(\{k2[13:0], 6'b0\}),$ 

 $. \operatorname{Gr}(\operatorname{Gr})$ ,

. Gi(Gi)

);

 $k1i(\{k1[13:0], 6'b0\}),$ 

544

545

546

547

548549

550

```
dual_port_ram #(40, 12) aux_ram_inst (
552
       .r_addr_1(ar_addr_1),
553
       .r_addr_2(ar_addr_2),
        .w_addr_1(aw_addr_1),
555
        .w_data_1(aw_data_1),
556
        .w_en_1(aw_en_1),
        .w_addr_2(aw_addr_2),
558
        .w_data_2(aw_data_2),
559
       . w en 2(aw en 2),
560
       . clk(clk),
561
        .rst_n(rst_n),
562
        .r_data_1(ar_data_1),
563
        .r_data_2(ar_data_2)
564
       );
565
566
       assign VOUT = VOUT\_FFT;
567
       //assign DOUT = {aw_addr_1, aw_addr_2, aw_data_1, aw_data_2};
568
       assign DOUT = \{w_{data_1}\};
569
570
   endmodule
571
```

Listing B.2: cheb\_lpf3\_lkhd.sv

```
module cheb_lpf3_lkhd (
1
      input logic signed [13:0] DIN,
2
      input logic VIN,
3
      input logic rst_n,
4
      input logic clk,
5
6
      input logic signed [13:0] b_coefficients [1:0][6:0],
7
      input logic signed [31:0] a_coefficients [1:0][6:2],
8
9
      output logic signed [36:0] DOUT,
      output logic VOUT
11
  );
12
13
14 logic [13:0] ff_buffer [5:0];
<sup>15</sup> logic [36:0] fb_buffer [5:0];
<sup>16</sup> logic [36:0] y;
17
18 logic odd_evenn;
19 logic [26:0] mult_results_b [6:0];
  logic [41:0] mult_results_a [6:2];
20
21
 register \#(1) VOUT_reg (
22
      .data_in(VIN),
23
       . clk(clk),
24
      .rst_n(rst_n),
25
```

```
.srst(1'b0),
26
       .reg_en(1'b1),
27
       . data_out (VOUT)
28
  );
29
30
31
  register \#(37) DOUT_reg (
       . data_in(y),
32
       .clk(clk),
33
       .rst_n(rst_n),
34
       . srst (1'b0),
35
       .reg_en(VIN),
36
       .data_out(DOUT)
37
  );
38
39
  shift_register #(14, 6) ff_buffer_sreg (
40
                              // N-bit input data to be shifted in
41
       . data_in(DIN),
42
       . clk(clk),
                              // Clock signal
       .rst_n(rst_n),
                            // Asynchronous active low reset
43
                             // Shift enable signal
       .shift_en(VIN),
44
       .data_out(),
45
       .parallel_out(ff_buffer)
46
  );
47
48
  shift_register \#(37, 6) fb_buffer_sreg (
49
       . data_in(y),
                           // N-bit input data to be shifted in
50
       . clk(clk),
                              // Clock signal
       .rst_n(rst_n),
                            // Asynchronous active low reset
       .shift_en(VIN),
                              // Shift enable signal
53
       .data_out(),
54
       .parallel_out(fb_buffer)
  );
56
57
  counter \#(1, 2) even oddn cnt (
58
       . clk(clk),
                            // Clock signal
                              // Asynchronous active low reset
       . rst_n(rst_n),
60
                              // Asynchronous reset
       .srst(1'b0),
61
                            // Enable signal
62
       . en(VIN),
       .count(odd_evenn) // Counter output
63
  );
64
65
  multiplier \#(14, 14, 27) multiplier (
66
               .multiplicand(DIN), // Multiplicand from ff_buffer
67
                .multiplier(b_coefficients[odd_evenn][0]), // Multiplier
68
      from b_coefficients
                .product(mult_results_b[0]) // Product stored in
69
      mult\_results\_b
           );
70
71
72/// Perform multiplication of ff_buffer entries with b_coefficients
```

```
genvar i;
73
  generate
74
       for (i = 0; i < 6; i++) begin : multiply_loop_b
75
            multiplier \#(14, 14, 27) multiplier_b (
76
                .multiplicand(ff_buffer[i]), // Multiplicand from
77
      ff_buffer
                . multiplier (b_coefficients [odd_evenn][i+1]), //
78
      Multiplier from b_coefficients
                .product(mult_results_b[i+1]) // Product stored in
79
      mult results b
           );
80
       end
81
  endgenerate
82
83
  genvar j;
84
85
  generate
       for (j = 1; j < 6; j++) begin : multiply_loop_a
86
            multiplier \#(37, 32, 42) multiplier_a (
87
                .multiplicand(fb_buffer[j]), // Multiplicand from
88
      ff_buffer
                . multiplier (a_coefficients [odd_evenn][j+1]), //
89
      Multiplier from b_coefficients
                .product(mult_results_a[j+1]) // Product stored in
90
      mult_results_b
           );
91
       end
92
  endgenerate
93
94
95
  // Instantiate the ff adders
96
  logic [24:0] a1;
97
  assign a1=mult\_results\_b[6][24:0];
98
99
  logic [24:0] b1;
100
  assign b1=mult_results_b[5][24:0];
101
  logic [24:0] sum1;
103
104
  adder \#(25) adder_inst1 (
       .a(a1),
                      // Connect a to input a of the adder
106
                      // Connect b to input b of the adder
       .b(b1),
107
                      // Connect sum to output sum of the adder
       . sum(sum1)
108
  );
109
110
  logic [26:0] a2;
111
  assign a2 = \{\{2\{sum1[24]\}\}, sum1\};
112
113
114 logic [26:0] b2;
115 assign b2=mult_results_b [4] [26:0];
```

```
116
   logic [26:0] sum2;
117
118
   adder \#(27) adder_inst2 (
        . a ( a2 ) ,
                           // Connect a to input a of the adder
120
                          // Connect b to input b of the adder
// Connect sum to output sum of the adder
121
        .b(b2),
        . \operatorname{sum}(\operatorname{sum}2)
   );
124
   logic [27:0] a3;
125
   assign a3 = \{\{1\{sum2[26]\}\}, sum2\};
126
   logic [27:0] b3;
128
   assign b3 = \{\{1 \{ \text{mult}_{\text{results}} b [3] [26] \}\}, \text{mult}_{\text{results}} b [3] [26:0] \};
129
130
   logic [27:0] sum3;
131
132
   adder \#(28) adder_inst3 (
133
        .a(a3),
                          // Connect a to input a of the adder
134
                           // Connect b to input b of the adder
        .b(b3),
135
                           // Connect sum to output sum of the adder
        . sum(sum3)
136
   );
137
138
   logic [28:0] a4;
139
   assign a4 = \{\{1\{sum3[27]\}\}, sum3\};
140
141
   logic [28:0] b4;
142
   assign b4={{2{mult_results_b[2][26]}}, mult_results_b[2][26:0]};
143
144
   logic [28:0] sum4;
145
146
   adder \#(29) adder_inst4 (
147
        .a(a4),
                          // Connect a to input a of the adder
148
                           // Connect b to input b of the adder
        .b(b4),
149
                           // Connect sum to output sum of the adder
        . sum(sum4)
150
151
   );
152
   logic [28:0] a5;
153
   assign a5=sum4;
154
155
   logic [28:0] b5;
156
   assign b5 = \{\{2 \{ \text{mult}_{\text{results}} b [1] [26] \}\}, \text{mult}_{\text{results}} b [1] [26:0] \};
157
158
   logic [28:0] sum5;
159
160
   adder \#(29) adder_inst5 (
161
                           // Connect a to input a of the adder
        .a(a5),
162
        .b(b5),
163
                           // Connect b to input b of the adder
                           //\ Connect \ sum \ to \ output \ sum \ of \ the \ adder
        . \operatorname{sum}(\operatorname{sum}5)
164
```

```
);
165
166
   logic [28:0] a6;
167
   assign a6=sum5;
168
169
170
   logic [28:0] b6;
   assign b6 = \{\{2\{ \text{mult}_{\text{results}} b[0] | 26]\}\}, \text{mult}_{\text{results}} b[0] | 26:0] \};
171
172
   logic [28:0] sum6;
173
174
   adder \#(29) adder_inst6 (
        . a ( a6 ) ,
                        // Connect a to input a of the adder
176
                        // Connect b to input b of the adder
        .b(b6),
177
                        // Connect sum to output sum of the adder
        . sum(sum6)
178
   );
180
   logic [25:0] ff;
181
   half_up_rounding #(29,3) ff_round (
182
       .in(sum6), // Original number
183
        .out(ff) // Rounded number
184
185
   );
186
   // Instantiate the fb adders
187
   logic [39:0] a7;
188
   assign a7=mult_results_a[6][39:0];
189
190
   logic [39:0] b7;
191
   assign b7=mult_results_a [5][39:0];
192
193
   logic [39:0] sum7;
194
195
   adder \#(40) adder_inst7 (
196
        .a(a7),
                        // Connect a to input a of the adder
197
                        // Connect b to input b of the adder
        .b(b7),
198
                        // Connect sum to output sum of the adder
        . sum(sum7)
199
200
   );
201
   logic [40:0] a8;
202
   assign a8 = \{\{1\{sum7[39]\}\}, sum7\};
203
204
   logic [40:0] b8;
205
   assign b8=mult\_results\_a[4][40:0];
206
207
   logic [40:0] sum8;
208
209
   adder \#(41) adder_inst8 (
                        // Connect a to input a of the adder
        . a ( a8 ) ,
211
212
        .b(b8),
                        // Connect b to input b of the adder
        . sum(sum8)
                        // Connect sum to output sum of the adder
213
```

```
);
214
215
   logic [41:0] a9;
216
   assign a9 = \{\{1\{sum8[40]\}\}, sum8\};
217
218
219
   logic [41:0] b9;
   assign b9 = \{\{1 \{ \text{mult}_{\text{results}} a [3] [40] \}\}, \text{mult}_{\text{results}} a [3] [40:0] \};
220
221
   logic [41:0] sum9;
223
   adder \#(42) adder inst9 (
224
        .a(a9),
                         // Connect a to input a of the adder
                         // Connect b to input b of the adder
        .b(b9),
226
                         // Connect sum to output sum of the adder
        . sum(sum9)
227
228
   );
229
   logic [41:0] a10;
230
   assign a10 = \{\{1\{sum9[40]\}\}, sum9\};
231
232
   logic [41:0] b10;
233
   assign b10 = \{\{2 \{ \text{mult}_\text{results} | a[2][40] \} \}, \text{mult}_\text{results} | a[2][40:0] \};
234
235
   logic [41:0] sum10;
236
237
238
   adder \#(42) adder_inst10 (
239
        .a(a10),
                          // Connect a to input a of the adder
240
                          // Connect b to input b of the adder
        .b(b10),
241
                          // Connect sum to output sum of the adder
        . sum(sum10)
242
   );
243
244
   // Instantiate the final subtractor
245
246
   logic [41:0] a11;
   assign all={{11{ff[25]}}, ff, 5'b00000};
248
249
   logic [41:0] b11;
250
   assign b11=sum10;
251
252
   logic [41:0] diff11;
253
254
255
   subtractor \#(42) subtractor_inst11 (
256
                          // Connect a to input a of the adder
        .a(a11),
257
                           // Connect b to input b of the adder
        .b(b11),
258
                            // Connect sum to output sum of the adder
        . diff(diff11)
260
   );
261
262 // Instantiate the saturation module
```

```
saturation \#(
263
        .input_N(42),
264
       .output_N(37)
265
     saturation_inst (
   )
266
                       // Connect the unsaturated output
267
       .in(diff11),
        .out(y)
                                // Connect the saturated output
268
269
   );
270
   endmodule
271
```

| <b>DIDUITE DIO</b> IIINOI CODIIIO IOUND | Listing | <b>B.3</b> : | mixer | $\cos$ | 100k.sv |
|-----------------------------------------|---------|--------------|-------|--------|---------|
|-----------------------------------------|---------|--------------|-------|--------|---------|

```
module mixer_cosine_100k (
1
      input logic clk,
2
      input logic VIN,
3
      input logic rst_n,
4
      input logic signed [13:0] input_signal,
5
6
      output logic signed [13:0] mixed_signal
7
  );
8
      // Sine lookup table
9
      const logic signed [13:0] sine_lut [0:4] = '{13'd4426,
10
11
                                                       -13' d5188,
                                                       -13'd7633,
12
                                                       13'd471,
                                                       13'd7924;
14
15
      // Index for the sine LUT
      logic [2:0] index;
17
18
      counter \#(3, 5) cnt_100k (
19
      .clk(clk),
                           // Clock signal
20
                             // Asynchronous active low reset
      .rst_n(rst_n),
21
      .srst(1'b0),
                             // Asynchronous reset
      . en(VIN),
                           // Enable signal
23
      .count(index) // Counter output
24
      );
25
26
27
      // Mix the input signal with the sine wave
      multiplier \#(14, 14, 14) multiplier_100k (
28
       .multiplicand(input_signal), // Multiplicand from ff_buffer
29
       .multiplier(sine_lut[index]), // Multiplier from b_coefficients
30
       .product(mixed_signal) // Product stored in mult_results_b
31
      );
32
33
34
  endmodule
35
```

Listing B.4: sqrt.sv

```
module sqrt \#(\text{parameter int } N = 6) ( // Default bit-width parameter
       input logic clk,
2
       input logic start,
3
                                      // Active low reset
       input logic rst_n,
4
       input logic [N-1:0] D,
                                     // Input number
5
       output logic \left[N/2-1{:}0\right] Q_out, // Integer square root
6
       output logic [\mathrm{N-1:0}] R_out, // Remainder
7
                                       // Output validation signal
       output logic VOUT
8
  );
9
10
       // Internal registers
11
       logic [3:0] i;
12
       logic [1:0] D_ctrl;
13
       logic [N-1:0] D_reg;
14
       logic en;
15
16
       // For a 28 bit number, (28/2+1)=15 clk cycles are needed
17
       down_counter #(4, N/2) i_cnt (
18
                            // Clock signal
       .clk(clk),
19
       .rst_n(rst_n),
                              // Asynchronous active low reset
20
                           // Enable signal
21
       . en ( en ) ,
       .count(i) // Counter output
22
       );
23
24
      SR_FF en_FF (
25
       . set(start),
26
       .reset (VOUT),
27
       . clk(clk),
28
29
       . rst_n(rst_n),
       . reg_en(1'b1),
30
       .Q(en)
31
       );
32
33
       register #(N) D_reg_inst (
34
       . data_in(D),
35
36
       . clk(clk),
       .rst_n(rst_n),
37
       .srst(1'b0),
38
       .reg_en(start),
39
       .data_out(D_reg)
40
       );
41
42
       logic [N/2:0] F;
43
       logic [N/2:0] F_reg;
44
       register \#(N/2+1) F_reg_inst (
45
       . data_in(F),
46
       . clk(clk),
47
       .rst_n(rst_n),
48
```

```
.srst(VOUT),
49
       .reg_en(en),
50
       .data_out(F_reg)
51
       );
52
53
       54
       register \#(N/2+1) Q_buff_reg_inst (
56
       .data_in(Q_buff),
57
       . clk(clk),
58
       .rst_n(rst_n),
       . srst (VOUT) ,
60
       .reg_en(en),
61
       .data_out(Q_buff_reg)
62
       );
63
64
65
       logic [N/2:0] Q;
       logic [N/2:0] Q_reg;
66
       register \#(N/2+1) Q_reg_inst (
67
       . data_in(Q) ,
68
       . clk(clk),
69
       .rst_n(rst_n),
70
       . srst (VOUT) ,
71
       .reg_en(en),
72
       . data_out(Q_reg)
73
       );
74
75
       logic [N-1:0] R;
76
       logic [N-1:0] R_reg;
77
       register #(N) R_reg_inst (
78
       .data_in(R),
79
       . clk(clk),
80
       .rst_n(rst_n),
81
       . srst (VOUT) ,
82
       .reg_en(en),
83
       .data_out(R_reg)
84
85
       );
86
       // VOUT
87
       assign VOUT= (i = '0);
88
89
       logic [N/2:0] F_cond;
90
       logic [N-1:0] R_cond;
91
92
       // Combinational block to assign D_ctrl
93
       always_comb begin
94
           D_{ctrl} = D_{reg}[2*i + 1 -: 2];
95
           R_cond = \{R_reg[N-3:0], D_ctrl\};
96
97
           F\_cond = \{F\_reg[N/2-1:0], 1'b1\};
```

```
if (R\_cond \ge F\_cond) begin
98
                  R = R\_cond\_F\_cond;
99
                  Q = \{Q_buff_reg[N/2-1:1], 1'b1\};
100
                  Q\_buff = \{Q\_buff\_reg[N/2-2:1], 1'b1, 1'b0\};
                  F = \{F_{reg}, 1'b1\} + 1'b1;
             end else begin
                 R = R\_cond;
                 Q = Q\_buff\_reg;
                  Q_buff = \{Q_buff_reg[N/2-2:0], 1'b0\};
106
                  F = \{F \text{ reg}, 1'b0\};
107
             end
108
        end
109
        assign Q_out = Q[N/2 - 1:0];
111
        assign R_{out} = R;
113
   endmodule
114
```



```
module dual_port_ram \#(parameter int data_bit = 14*2, parameter
      int addr_bit = 12)(
      input logic [addr_bit-1:0] r_addr_1,
2
      input logic [addr_bit-1:0] r_addr_2,
3
      input logic
                   [addr_bit - 1:0] w_addr_1,
      input logic
                  [addr bit - 1:0] w addr 2,
5
      input logic [data_bit-1:0] w_data_1,
6
      input logic [data_bit-1:0] w_data_2,
      input logic w_en_1,
8
      input logic w_en_2,
9
      input logic clk,
11
      input logic rst_n,
      output logic [data_bit-1:0] r_data_1,
12
      output logic [data_bit-1:0] r_data_2
13
  );
14
15
  logic [data bit -1:0] ram matrix [(2**addr bit) -1:0];
16
17
  always_ff @(posedge clk or negedge rst_n) begin
18
      // asynchronous reset
19
      if (!rst_n) begin
20
          // the values for all registers are resetted to 'b0
21
     considering a for statement
          integer rst_addr;
          for (rst_addr = 0; rst_addr < 2**addr_bit; rst_addr++) begin
23
               ram_matrix[$unsigned(rst_addr)] = 0;
24
          end
25
      // @ clock posedge if reset is not active
26
      end else begin
27
```

```
// handle the write operation, if the request is for
28
      addr_force_0 then it's ignored
           if (w_en_1) begin
29
                ram_matrix [ $unsigned (w_addr_1) ] = w_data_1;
30
31
           end
           if (w_en_2) begin
32
                ram_matrix[$unsigned(w_addr_2)] = w_data_2;
33
           end
34
       end
35
  end
36
37
38
  always_comb begin
39
40
       r_data_1 <= ram_matrix[$unsigned(r_addr_1)];</pre>
41
       r_data_2 \ll ram_matrix [\$unsigned(r_addr_2)];
42
43
  end
44
45
  endmodule
46
```

Listing B.6: butterfly.sv

```
module butterfly \#(\text{parameter } N = 14) (
1
              logic signed [N-1:0] Ar, Ai, Br, Bi, Wr, Wi,
2
      input
              logic first_stage,
      input
3
      output logic signed [N-1:0] Ar_prime, Ai_prime, Br_prime,
4
      Bi_prime
5
  );
6
  logic signed [2*N:0] Ar_temp, Ai_temp, Br_temp, Bi_temp; //
7
      intermediate results
  parameter N_{reduced} = N-1;
8
9
  // Sign-extend inputs before arithmetic operations
10
  logic signed [N+1:0] Ar_ext, Ai_ext;
11
  assign Ar_ext = \{\{2\{Ar[N-1]\}\}, Ar\};
  assign Ai_ext = \{\{2\{Ai[N-1]\}\}, Ai\};
14
<sup>15</sup> // Perform multiplications
16 logic signed [2*N-2:0] BrWr, BiWi, BrWi, BiWr;
|assign BrWr = Br * Wr;
18 assign BiWi = Bi * Wi;
19 assign BrWi = Br * Wi;
  assign BiWr = Bi * Wr;
20
21
22 // Sign-extend inputs before arithmetic operations
<sup>23</sup>logic signed [2*N:0] BrWr_ext, BiWi_ext, BrWi_ext, BiWr_ext;
_{24} assign BrWr_ext = {{2{BrWr[2*N-2]}}, BrWr};
```

```
_{25} assign BiWi_ext = {{2{BiWi[2*N-2]}}, BiWi};
  assign BrWi_ext = \{\{2\{BrWi[2*N-2]\}\}, BrWi\};
26
  assign BiWr_ext = \{\{2\{BiWr[2*N-2]\}\}, BiWr\};
27
28
  // Add multiplication results to temp variables
29
  assign Ar_temp = \{Ar_ext, \{N_reduced\{1'b0\}\}\} + BrWr_ext - BiWi ext;
30
  assign Ai_temp = {Ai_ext, {N_reduced {1'b0}}} + BrWi_ext + BiWr_ext;
31
  assign Br_temp = \{Ar_ext, \{N_reduced\{1'b0\}\}\} - BrWr_ext + BiWi_ext;
32
  assign Bi_temp = {Ai_ext, {N_reduced {1'b0}}} - BrWi_ext - BiWr_ext;
33
34
 // Mux to select proper output based on 'first stage'
35
  logic signed [2*N:0] Ar_mux, Ai_mux, Br_mux, Bi_mux;
36
  assign Ar_mux = first\_stage? Ar_temp : {Ar_temp[2*N-1:0], 1'b0};
37
  assign Ai_mux = first_stage ? Ai_temp : \{Ai\_temp[2*N-1:0], 1'b0\};
38
  assign Br_mux = first_stage ? Br_temp : {Br_temp[2*N-1:0], 1'b0};
39
  assign Bi_mux = first_stage? Bi_temp : {Bi_temp[2*N-1:0], 1'b0};
40
41
  // Rounding modules
42
  half_up_rounding #(2*N+1, N+1) Ar_round (
43
      .in (Ar_mux), // Original number
44
      .out(Ar_prime) // Rounded number
45
  );
46
47
  half_up_rounding #(2*N+1, N+1) Ai_round (
48
      .in (Ai_mux), // Original number
49
      .out(Ai_prime) // Rounded number
  );
51
52
  half_up_rounding #(2*N+1, N+1) Br_round (
53
      .in (Br_mux), // Original number
54
      .out(Br_prime) // Rounded number
56
  );
57
  half_up_rounding #(2*N+1, N+1) Bi_round (
58
      .in(Bi_mux), // Original number
      .out(Bi_prime) // Rounded number
60
61
  );
62
  endmodule
63
```

| Listing | B.7: | ing_ | $_{addr_{}}$ | _generator.sv |  |
|---------|------|------|--------------|---------------|--|
|---------|------|------|--------------|---------------|--|

| 1 | module ing_addr_generator (       |
|---|-----------------------------------|
| 2 | input logic [10:0] FFT_cnt,       |
| 3 | $input logic [3:0] stage\_cnt$ ,  |
| 4 | $output logic [11:0] ing1_addr$ , |
| 5 | $output logic [11:0] ing2_addr$ , |
| 6 | output logic [10:0] twiddle_addr  |
| 7 | );                                |

```
8
      // Define local variables
9
      logic [10:0] mask1, mask1_tmp;
10
      logic [10:0] mask2;
11
      logic [10:0] twiddle_temp, twiddle_temp2;
12
13
      // Assign masks based on input 'i'
14
      assign mask1_tmp = ((1 \ll stage_cnt) - 1); // Mask for the first
      i elements
16
      always comb begin
17
      for (int i = 0; i < 11; i++) begin
18
        mask1[i] = mask1\_tmp[10-i];
19
      end
20
      end
21
22
      assign mask2 = \simmask1; // Mask for the last elements from i+1 to
23
     N-1
24
25
      // Logic to create modified_FFT_count
26
      assign ing1_addr = {(FFT_cnt & mask1), 1'b0} | (0 \ll 11-stage_cnt)
27
      ) | \{1'b0, (FFT_cnt \& mask2)\};
      assign ing2_addr = {(FFT_cnt & mask1), 1'b0} | (1 \ll 11-stage_cnt)
28
      ) | \{1'b0, (FFT_cnt \& mask2)\};
      assign twiddle_temp = (FFT_cnt & mask1);
30
31
      always_comb begin
32
      for (int i = 0; i < 11; i{++}) begin
33
        twiddle\_temp2[i] = twiddle\_temp[10-i];
34
35
      end
      end
36
37
      assign twiddle_addr = (twiddle_temp2 << 11-stage_cnt);
38
39
40
  endmodule
```

## Bibliography

- S. S. Afzal, W. Chen, and F. Adib. «3D-BLUE: Backscatter Localization for Underwater Robotics». In: *IEEE Journal of Oceanic Engineering* 48.1 (2023), pp. 123–134 (cit. on p. 1).
- [2] D. Koulouris, A. Menychtas, and I. Maglogiannis. «Augmented Reality for Indoor Localization and Navigation: The Case of UNIPI AR Experience». In: *Lecture Notes in Computer Science*. Vol. 14185. 2023, pp. 233–243 (cit. on p. 1).
- [3] Emanuele Grossi, Hedieh Taremizadeh, and Luca Venturino. «Radar Target Detection and Localization Aided by an Active Reconfigurable Intelligent Surface». In: *IEEE Signal Processing Letters* PP (Jan. 2023), pp. 1–5. DOI: 10.1109/LSP.2023.3296372 (cit. on p. 2).
- [4] Q. Luo, K. Yang, X. Yan, J. Li, C. Wang, and Z. Zhou. «An Improved Trilateration Positioning Algorithm with Anchor Node Combination and K-Means Clustering». In: Sensors. Vol. 22. 16. 2022, p. 6085 (cit. on p. 3).
- [5] Wikipedia contributors. *Butterworth filter*. Accessed: 2024-09-11. Sept. 2024. URL: https://en.wikipedia.org/wiki/Butterworth\_filter (cit. on p. 15).
- [6] Cishen Zhang and Lihua Xie. «Periodic stabilization of look-ahead filters in VLSI implementation». In: *IEEE Transactions on Automatic Control* 47.8 (2002), pp. 1362–1366. DOI: 10.1109/TAC.2002.801201 (cit. on p. 23).
- [7] Rachmad Vidya Wicaksana Putra. «A novel fixed-point square root algorithm and its digital hardware design». In: *International Conference on ICT for Smart Society.* 2013, pp. 1–4. DOI: 10.1109/ICTSS.2013.6588110 (cit. on p. 32).
- [8] Robert Matusiak. «Implementing Fast Fourier Transform Algorithms of Real-Valued Sequences With the TMS 320 DSP Platform». In: 2002. URL: https: //api.semanticscholar.org/CorpusID:11262963 (cit. on p. 35).